# **Triacs** Silicon Bidirectional Thyristors

Designed for high performance full–wave ac control applications where high noise immunity and high commutating di/dt are required.

#### Features

- Blocking Voltage to 800 V
- On-State Current Rating of 12 A RMS at 25°C
- Uniform Gate Trigger Currents in Three Quadrants
- High Immunity to dV/dt 2000 V/µs minimum at 125°C
- Minimizes Snubber Networks for Protection
- Industry Standard TO-220AB Package
- High Commutating dI/dt 2.5 A/ms minimum at 125°C
- Internally Isolated (2500 V<sub>RMS</sub>)
- These Devices are Pb-Free and are RoHS Compliant\*

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                                              | Symbol                                | Value                                      | Unit               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------|--------------------|
| Peak Repetitive Off-State Voltage (Note 1)<br>$(T_J = -40 \text{ to } 125^{\circ}\text{C}$ , Sine Wave,<br>50 to 60 Hz, Gate Open)<br>BTA12-600BW3G | V <sub>DRM,</sub><br>V <sub>RRM</sub> | 600                                        | V                  |
| BTA12-800BW3G                                                                                                                                       |                                       | 800                                        |                    |
| On-State RMS Current<br>(Full Cycle Sine Wave, 60 Hz, T <sub>C</sub> = 80°C)                                                                        | I <sub>T(RMS)</sub>                   | 12                                         | A                  |
| Peak Non-Repetitive Surge Current (One Full Cycle Sine Wave, 60 Hz, $T_{C} = 25^{\circ}$ C)                                                         | I <sub>TSM</sub>                      | 105                                        | A                  |
| Circuit Fusing Consideration (t = 8.3 ms)                                                                                                           | l <sup>2</sup> t                      | 46                                         | A <sup>2</sup> sec |
| Non-Repetitive Surge Peak Off-State Voltage ( $T_J$ = 25°C, t = 10ms)                                                                               | V <sub>DSM/</sub><br>V <sub>RSM</sub> | V <sub>DSM/</sub> V <sub>RSM</sub><br>+100 | V                  |
| Peak Gate Current (T <sub>J</sub> = 125°C, t = 20ms)                                                                                                | I <sub>GM</sub>                       | 4.0                                        | А                  |
| Peak Gate Power (Pulse Width $\leq$ 1.0 $\mu$ s, T <sub>C</sub> = 80°C)                                                                             | P <sub>GM</sub>                       | 20                                         | W                  |
| Average Gate Power ( $T_J = 125^{\circ}C$ )                                                                                                         | P <sub>G(AV)</sub>                    | 1.0                                        | W                  |
| Operating Junction Temperature Range                                                                                                                | TJ                                    | -40 to +125                                | °C                 |
| Storage Temperature Range                                                                                                                           | T <sub>stg</sub>                      | -40 to +150                                | °C                 |
| RMS Isolation Voltage (t = 300 ms, R.H. $\leq$ 30%, T <sub>A</sub> = 25°C)                                                                          | V <sub>iso</sub>                      | 2500                                       | V                  |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

 V<sub>DRM</sub> and V<sub>RRM</sub> for all types can be applied on a continuous basis. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the devices are exceeded.

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



### **ON Semiconductor®**

http://onsemi.com

# TRIACS 12 AMPERES RMS 600 thru 800 VOLTS



\* The Assembly Location code (A) is optional. In cases where the Assembly Location is stamped on the package the assembly code may be blank.

|   | PIN ASSIGNMENT  |
|---|-----------------|
| 1 | Main Terminal 1 |
| 2 | Main Terminal 2 |
| 3 | Gate            |
| 4 | No Connection   |
|   | •               |

#### **ORDERING INFORMATION**

| Device        | Package               | Shipping        |
|---------------|-----------------------|-----------------|
| BTA12-600BW3G | TO-220AB<br>(Pb-Free) | 50 Units / Rail |
| BTA12-800BW3G | TO-220AB<br>(Pb-Free) | 50 Units / Rail |

#### THERMAL CHARACTERISTICS

| Characteristic                                                                | Symbol                        | Value     | Unit |
|-------------------------------------------------------------------------------|-------------------------------|-----------|------|
| Thermal Resistance, Junction-to-Case (AC)<br>Junction-to-Ambient              | $R_{	heta JC} \ R_{	heta JA}$ | 2.5<br>60 | °C/W |
| Maximum Lead Temperature for Soldering Purposes 1/8" from Case for 10 seconds | TL                            | 260       | °C   |

**ELECTRICAL CHARACTERISTICS** ( $T_J$  = 25°C unless otherwise noted; Electricals apply in both directions)

| Characteristic                                                                                                                     |                   | Symbol                                 | Min               | Тур         | Max               | Unit |
|------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------|-------------------|-------------|-------------------|------|
| OFF CHARACTERISTICS                                                                                                                |                   |                                        |                   | •           |                   |      |
|                                                                                                                                    | = 25°C<br>= 125°C | I <sub>DRM</sub> ,<br>I <sub>RRM</sub> |                   |             | 0.005<br>2.0      | mA   |
| ON CHARACTERISTICS                                                                                                                 |                   |                                        |                   |             |                   |      |
| Peak On-State Voltage (Note 2) $(I_{TM} = \pm 17 \text{ A Peak})$                                                                  |                   | V <sub>TM</sub>                        | -                 | -           | 1.55              | V    |
| Gate Trigger Current (Continuous dc) ( $V_D$ = 12 V, $R_L$ = 30 $\Omega$ )<br>MT2(+), G(+)<br>MT2(+), G(-)<br>MT2(-), G(-)         |                   | I <sub>GT</sub>                        | 2.5<br>2.5<br>2.5 |             | 50<br>50<br>50    | mA   |
| Holding Current ( $V_D$ = 12 V, Gate Open, Initiating Current = ±100 mA)                                                           |                   | Ι <sub>Η</sub>                         | _                 | -           | 50                | mA   |
| Latching Current (V <sub>D</sub> = 12 V, I <sub>G</sub> = 60 mA)<br>MT2(+), G(+)<br>MT2(+), G(-)<br>MT2(-), G(-)                   |                   | ΙL                                     | -<br>-<br>-       | _<br>_<br>_ | 70<br>80<br>70    | mA   |
| Gate Trigger Voltage (V <sub>D</sub> = 12 V, R <sub>L</sub> = 30 $\Omega$ )<br>MT2(+), G(+)<br>MT2(+), G(-)<br>MT2(-), G(-)        |                   | V <sub>GT</sub>                        | 0.5<br>0.5<br>0.5 | -<br>-<br>- | 1.7<br>1.1<br>1.1 | V    |
| Gate Non-Trigger Voltage ( $T_J = 125^{\circ}C$ )<br>MT2(+), G(+)<br>MT2(+), G(-)<br>MT2(-), G(-)                                  |                   | V <sub>GD</sub>                        | 0.2<br>0.2<br>0.2 | _<br>_<br>_ | -<br>-<br>-       | V    |
| DYNAMIC CHARACTERISTICS                                                                                                            |                   |                                        |                   |             |                   |      |
| Rate of Change of Commutating Current, See Figure 10. (Gate Open, $T_J$ = 125°C, No Snubber)                                       |                   | (dl/dt) <sub>c</sub>                   | 2.5               | -           | -                 | A/ms |
| Critical Rate of Rise of On–State Current $(T_J = 125^{\circ}C, f = 120 \text{ Hz}, I_G = 2 \times I_{GT}, tr \le 100 \text{ ns})$ |                   | dl/dt                                  | -                 | _           | 50                | A/μs |
| Critical Rate of Rise of Off-State Voltage ( $V_D$ = 0.66 x $V_{DRM}$ , Exponential Waveform, Gate Open, T <sub>J</sub> = 125°C)   |                   | dV/dt                                  | 2000              | -           | -                 | V/µs |

2. Indicates Pulse Test: Pulse Width  $\leq$  2.0 ms, Duty Cycle  $\leq$  2%.

#### Voltage Current Characteristic of Triacs (Bidirectional Device)

| Devenester                                |
|-------------------------------------------|
| Parameter                                 |
| Peak Repetitive Forward Off State Voltage |
| Peak Forward Blocking Current             |
| Peak Repetitive Reverse Off State Voltage |
| Peak Reverse Blocking Current             |
| Maximum On State Voltage                  |
| Holding Current                           |
|                                           |



#### **Quadrant Definitions for a Triac**



All polarities are referenced to MT1.

With in-phase signals (using standard AC lines) quadrants I and III are used.





Note: Component values are for verification of rated (di/dt)<sub>c</sub>. See AN1048 for additional information.

Figure 9. Simplified Test Circuit to Measure the Critical Rate of Rise of Commutating Current (di/dt)c

#### PACKAGE DIMENSIONS



TO-220 CASE 221A-07 **ISSUE AA** 

S

R

#### 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED. MILLIMETERS INCHES DIM MIN MAX MIN MAX A 0.570 0.620 14.48 15.75 **B** 0.380 0.405 9.66 10.28 С 0.160 0.190 4.07 4.82 0.88 D 0.025 0.035 0.64 F 0.142 0.147 3.61 3.73 G 0.095 0.105 2.42 2.66 2.80 H 0.110 0.155 3.93 **J** 0.014 0.022 0.36 0.55 K 0.500 0.562 12.70 14.27 0.045 0.060 1.52 L 1.15 N 0.190 0.210 4.83 5.33 **Q** 0.100 0.120 2.54 2.04 3.04 2.79 0.080 R 0.110 0.045 0.055 s 1.15 1.39 T 0.235 0.255 5.97 6.47 0.000 0.050 U 0.00 1.27 ۷ 0.045 1.15 0.080 2.04

1. DIMENSIONING AND TOLERANCING PER ANSI

STYLE 12: PIN 1. MAIN TERMINAL 1

NOTES:

Y14.5M, 1982.

MAIN TERMINAL 2 2.

3. GATE NOT CONNECTED 4.

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ScILLC's product/patent coverage may be accessed at www.onsemicom/site/pdf/Patent–Marking.pdf. reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implexit into the body or other application by surgering values and the support or surgical implexit into the source or surgical implexit into the SCILLC products are not designed. surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative