# $Intel^{ ext{tel}}$ Celeron D Processor $3xx^{\Delta}$ Sequence ## **Datasheet** - On 90 nm Process in the 775-Land Package **June 2005** Document Number: 304092-005 INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. INTEL PRODUCTS ARE NOT INTENDED FOR USE IN MEDICAL, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Intel® Celeron® D processor 3xx sequence on 90 nm process and in the 775-land package may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. <sup>A</sup>Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. Over time processor numbers will increment based on changes in clock, speed, cache, FSB, or other features, and increments are not intended to represent proportional or quantitative increases in any particular feature. Current roadmap processor number progression is not necessarily representative of future roadmaps. See www.intel.com/products/processor number for details. <sup>©</sup>Intel<sup>®</sup> Extended Memory 64 Technology (Intel<sup>®</sup> EM64T) requires a computer system with a processor, chipset, BIOS, operating system, device drivers and applications enabled for Intel EM64T. Processor will not operate (including 32-bit operation) without an Intel EM64T-enabled BIOS. Performance will vary depending on your hardware and software configurations. See http://www.intel.com/info/em64t for more information including details on which processors support EM64T or consult with your system vendor for more information. Enabling Execute Disable Bit functionality requires a PC with a processor with Execute Disable Bit capability and a supporting operating system. Check with your PC manufacturer on whether your system delivers Execute Disable Bit functionality. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Intel, Celeron, Pentium, Itanium, Intel Xeon, Intel NetBurst and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. Copyright © 2004–2005 Intel Corporation. All rights reserved. | 1 | Introd | luction | 11 | |---|-------------------|------------------------------------------------------------------------------------------------|----------| | | 1.1 | Terminology1.1.1 Processor Packaging Terminology | | | | 1.2 | References | | | 2 | Electr | ical Specifications | 15 | | | 2.1<br>2.2<br>2.3 | FSB and GTLREF Power and Ground Lands Decoupling Guidelines | 15<br>15 | | | | 2.3.1 VCC Decoupling | 16<br>16 | | | 2.4 | Voltage Identification | | | | 2.5 | Reserved, Unused, and TESTHI Signals | | | | 2.6 | FSB Signal Groups | | | | 2.7<br>2.8 | GTL+ Asynchronous Signals Test Access Port (TAP) Connection | | | | 2.9 | FSB Frequency Select Signals (BSEL[2:0]) | | | | 2.10 | Absolute Maximum and Minimum Ratings | 23 | | | 2.11 | Processor DC Specifications | | | | 2.12 | 2.11.1 Processor DC Specifications VCC Overshoot Specification 2.12.1 Die Voltage Validation | 30 | | | 2.13 | GTL+ FSB Specifications | | | 3 | Packa | age Mechanical Specifications | 33 | | | 3.1<br>3.2 | Package Mechanical Drawing Processor Component Keep-Out Zones | 37 | | | 3.3 | Package Loading Specifications | | | | 3.4<br>3.5 | Package Handling Guidelines Package Insertion Specifications | | | | 3.6 | Processor Mass Specification | | | | 3.7 | Processor Materials | | | | 3.8<br>3.9 | Processor Markings Processor Land Coordinates | | | 4 | | | | | 4 | | Listing and Signal Descriptions | | | | 4.1<br>4.2 | Processor Land Assignments | | | 5 | Therm | nal Specifications and Design Considerations | 71 | | | 5.1 | Processor Thermal Specifications | | | | | 5.1.1 Thermal Specifications | | | | 5.2 | 5.1.2 Thermal Metrology Processor Thermal Features | | | | 5.2 | 5.2.1 Thermal Monitor | | | | | 5.2.2 | Thermal Monitor 2 | /5 | |---|-------|-----------|---------------------------------------------------------|----| | | | 5.2.3 | On-Demand Mode | 76 | | | | 5.2.4 | PROCHOT# Signal | 77 | | | | 5.2.5 | THERMTRIP# Signal | 77 | | | | 5.2.6 | T <sub>CONTROL</sub> and Fan Speed Reduction | 77 | | | | 5.2.7 | Thermal Diode | 78 | | 6 | Featu | res | | 79 | | | 6.1 | Power | -On Configuration Options | 79 | | | 6.2 | Clock | Control and Low Power States | 79 | | | | 6.2.1 | Normal State | 80 | | | | 6.2.2 | HALT Powerdown State | 80 | | | | 6.2.3 | Stop-Grant States | 81 | | | | 6.2.4 | HALT Snoop State, Grant Snoop State | 81 | | 7 | Boxed | d Process | sor Specifications | 83 | | | 7.1 | Mecha | nical Specifications | 84 | | | | 7.1.1 | Boxed Processor Cooling Solution Dimensions | 84 | | | | 7.1.2 | Boxed Processor Fan Heatsink Weight | 86 | | | | 7.1.3 | Boxed Processor Retention Mechanism and Heatsink Attach | | | | | | Clip Assembly | | | | 7.2 | | cal Requirements | | | | | 7.2.1 | Fan Heatsink Power Supply | | | | 7.3 | | al Specifications | | | | | 7.3.1 | Boxed Processor Cooling Requirements | | | | | 7.3.2 | Variable Speed Fan | 90 | | 8 | Debu | g Tools S | Specifications | 93 | | | 8.1 | Logic / | Analyzer Interface (LAI) | 93 | | | | 8.1.1 | Mechanical Considerations | 93 | | | | 8.1.2 | Electrical Considerations | 93 | | 2-1 | Phase Lock Loop (PLL) Filter Requirements | .19 | |-----|-------------------------------------------------------------------------|------| | 2-2 | VCC Static and Transient Tolerance for 775_VR_CONFIG_04A | .27 | | 2-3 | VCC Overshoot Example Waveform | | | 3-1 | Processor Package Assembly Sketch | .33 | | 3-2 | Processor Package Drawing 1 | .34 | | 3-3 | Processor Package Drawing 2 | . 35 | | 3-4 | Processor Package Drawing 3 | | | 3-5 | Processor Top-Side Marking Example (with Processor Number) | .38 | | 3-6 | Processor Top-Side Marking Example | | | 3-7 | Processor Land Coordinates (Top View) | .40 | | 4-1 | Landout Diagram (Top View – Left Side) | | | 4-2 | Landout Diagram (Top View – Right Side) | .43 | | 5-1 | Thermal Profile for Platform Compatibility Guide '04 A Processors | .73 | | 5-2 | Case Temperature (TC) Measurement Location | | | 5-3 | Thermal Monitor 2 Frequency and Voltage Ordering | .76 | | 6-1 | Processor Low Power State Machine | | | 7-1 | Mechanical Representation of the Boxed Processor | | | 7-2 | Space Requirements for the Boxed Processor (Side View) | .84 | | 7-3 | Space Requirements for the Boxed Processor (Top View) | | | 7-4 | Space Requirements for the Boxed Processor (Overall View) | . 85 | | 7-5 | Boxed Processor Fan Heatsink Power Cable Connector Description | . 87 | | 7-6 | Baseboard Power Header Placement Relative to Processor Socket | .88 | | 7-7 | Boxed Processor Fan Heatsink Airspace Keep-out Requirements (Top View) | . 89 | | 7-8 | Boxed Processor Fan Heatsink Airspace Keep-out Requirements (Side View) | . 89 | | 7-9 | Boxed Processor Fan Heatsink Set Points | .90 | ## **Tables** | 1-1 | References | 13 | |------|---------------------------------------------------------------------|----| | 2-1 | Core Frequency to FSB Multiplier Configuration | 16 | | 2-2 | Voltage Identification Definition | | | 2-3 | FSB Signal Groups | | | 2-4 | Signal Characteristics | 22 | | 2-5 | Signal Reference Voltages | 22 | | 2-6 | BSEL[2:0] Frequency Table for BCLK[1:0] | 23 | | 2-7 | Processor DC Absolute Maximum Ratings | 24 | | 2-8 | Voltage and Current Specifications | 25 | | 2-9 | VCC Static and Transient Tolerance for 775_VR_CONFIG_04A Processors | 26 | | 2-10 | GTL+ Asynchronous Signal Group DC Specifications | 28 | | 2-11 | GTL+ Signal Group DC Specifications | 28 | | 2-12 | PWRGOOD and TAP Signal Group DC Specifications | 29 | | 2-13 | VTTPWRGD DC Specifications | 29 | | 2-14 | BSEL [2:0] and VID[5:0] DC Specifications | 29 | | 2-15 | BOOTSELECT DC Specifications | 29 | | 2-16 | VCC Overshoot Specifications | 30 | | 2-17 | GTL+ Bus Voltage Definitions | 31 | | 3-1 | Processor Loading Specifications | 37 | | 3-2 | Package Handling Guidelines | 37 | | 3-3 | Processor Materials | | | 4-1 | Alphabetical Land Assignments | 44 | | 4-2 | Numerical Land Assignments | 53 | | 4-3 | Signal Description | 62 | | 5-1 | Processor Thermal Specifications | 72 | | 5-2 | Thermal Profile for Processors | 73 | | 5-3 | Thermal Diode Parameters | 78 | | 5-4 | Thermal Diode Interface | 78 | | 6-1 | Power-On Configuration Option Signals | 79 | | 7-1 | Fan Heatsink Power and Signal Specifications | 87 | | 7-2 | Boxed Processor Fan Heatsink Set Points | 91 | # **Revision History** | Revision<br>Number | Description | Date | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | -001 | Initial release | September 2004 | | -002 | Added 3.06 GHz processor | November 2004 | | -003 | Updated Clock Control and Low Power States section in chapter 6 | December 2004 | | -004 | <ul> <li>Added support for processor numbers 346, 341, 336, 331, and 326</li> <li>Added the letter "J" to processor numbers 345J, 340J, 335J, 330J and 325J</li> <li>Added EM64T support</li> </ul> | June 2005 | | -005 | Added support for processor number 351 | June 2005 | # Intel<sup>®</sup> Celeron<sup>®</sup> D Processor 3xx Sequence Features - Available at 3.20 GHz, 3.06 GHz, 2.93 GHz, 2.80 GHz, 2.66 GHz, and 2.53 GHz - Binary compatible with applications running on previous members of the Intel microprocessor line - FSB frequencies at 533 MHz - Hyper-Pipelined Technology - —Advance Dynamic Execution - Very deep out-of-order execution - Enhanced branch prediction - Optimized for 32-bit applications running on advanced 32-bit operating systems - 775-Land Package - 16-KB Level 1 data cache - 256-KB Advanced Transfer Cache (on-die, full-speed Level 2 (L2) cache) with 4-way associativity and Error Correcting Code (ECC) - 144 Streaming SIMD Extensions 2 (SSE2) instructions - Supports Execute Disable Bit capability - 13 Streaming SIMD Extensions 3 (SSE3) instructions - Power Management capabilities - -System Management mode - -Multiple low-power states The Intel<sup>®</sup> Celeron<sup>®</sup> D processor family expands Intel's processor family into the value-priced PC market segment. Celeron D processors provide the value that offers the customer the capability to affordably get onto the Internet, and use educational programs, home-office software, and productivity applications. All of the Celeron D processors include an integrated L2 cache, and are built on Intel's advanced CMOS process technology. The Celeron D processor is backed by over 30 years of Intel experience in manufacturing high-quality, reliable microprocessors. Intel<sup>®</sup> Extended Memory 64 Technology (Intel<sup>®</sup> EM64T) enables Celeron D processors to execute operating systems and applications written to take advantage of the Intel EM64T. The Celeron D processor also includes the Execute Disable Bit capability. This feature, combined with a supported operating system, allows memory to be marked as executable or non-executable. § ## 1 Introduction The Intel<sup>®</sup> Celeron<sup>®</sup> D processor on 90 nm process and in the 775-land package is a follow-on to the Intel<sup>®</sup> Celeron<sup>®</sup> D processor in the 478-pin package. This processor uses Flip-Chip Land Grid Array (FC-LGA4) package technology, and plugs into a 775-land LGA socket, referred to as the LGA775 socket. LGA775 is required to support higher frequency processors. This next generation of socket provides longevity for processor support beyond 2004. LGA775 designs support the Celeron D processor providing great flexibility and breadth of processor choices. The Intel Celeron D processor 3xx sequence on 90 nm process in the 775-land package supports Intel® Extended Memory 64 Technology (Intel EM64T) as an enhancement to Intel's IA-32 architecture. This enhancement enables the processor to execute operating systems and applications written to take advantage of Intel EMT64T. With appropriate 64 bit supporting hardware and software, platforms based on an Intel processor supporting Intel EM64T can enable use of extended virtual and physical memory. Further details on the 64-bit extension architecture and programming model is provided in the Intel® Extended Memory 64 Technology Software Developer Guide at http://developer.intel.com/technology/64bitextensions/. **Note:** In this document the Celeron D processor on 90 nm process and in the 775-land package is also referred to as Celeron D processor in the 775-land package or as the processor. *Note:* In this document, unless otherwise specified, the Intel<sup>®</sup> Celeron<sup>®</sup> D processor 3xx sequence refers to Intel Celeron D processors 351, 345J/346, 340J/341, 335J/336, 330J/331, and 325J/326. *Note:* Intel<sup>®</sup> Celeron<sup>®</sup> D processors 351, 346, 341, 336, 331, and 326 support Intel<sup>®</sup> Extended Memory 64 Technology (Intel EM64T) The Celeron D processor in the 775-land package, like its predecessor, the Celeron D processor in the 478-pin package, is based on the same Intel 32-bit microarchitecture and maintains the tradition of compatibility with IA-32 software. It maintains the same Front Side Bus (FSB) data transfer speed at 533 MT/s and Level 2 cache size of 256 KB. The Celeron D Processor in the 775-Land Package includes the Execute Disable Bit capability previously available in Intel<sup>®</sup> Itanium<sup>®</sup> processors. This feature, combined with a supported operating system, allows memory to be marked as executable or nonexecutable. If code attempts to run in non-executable memory, the processor generates an error to the operating system. This feature can prevent some classes of viruses or worms that exploit buffer overrun vulnerabilities and can, thus, help improve the overall security of the system. See the *Intel<sup>®</sup> Architecture Software Developer's Manual* for more detailed information. Intel will enable support components for the processor including heatsink, heatsink retention mechanism, and socket. Manufacturability is a high priority; hence, mechanical assembly may be completed from the top of the baseboard and should not require any special tooling. The processor includes an address bus powerdown capability that removes power from the address and data pins when the FSB is not in use. This feature is always enabled on the processor. ## 1.1 Terminology A '#' symbol after a signal name refers to an active low signal, indicating a signal is in the active state when driven to a low level. For example, when RESET# is low, a reset has been requested. Conversely, when NMI is high, a nonmaskable interrupt has occurred. In the case of signals where the name does not imply an active state but describes part of a binary sequence (such as *address* or *data*), the '#' symbol implies that the signal is inverted. For example, D[3:0] = 'HLHL' refers to a hex 'A', and D[3:0]# = 'LHLH' also refers to a hex 'A' (H= High logic level, L= Low logic level). "FSB" refers to the interface between the processor and system core logic (a.k.a. the chipset components). The FSB is a multiprocessing interface to processors, memory, and I/O. ## 1.1.1 Processor Packaging Terminology Commonly used terms are explained here for clarification: - Intel<sup>®</sup> Celeron<sup>®</sup> D processor in the 775-land package Processor in the FC-LGA4 package with a 256 KB L2 cache. - **Processor** For this document, the term "processor" is the generic form of the Celeron D processor in the 775-land package. - **Keep-out zone** The area on or near the processor that system design can not use. - Intel® 915G\915GV\910GL and 915P/915PL Express chipset Chipsets that support DDR and DDR2 memory technology for the Celeron D processor in the 775-land package. - **Processor core** Processor core die with integrated L2 cache. - **FC-LGA4 package** The Celeron D processor in the 775-land package is available in a Flip-Chip Land Grid Array 4 package, consisting of a processor core mounted on a substrate with an integrated heat spreader (IHS). - LGA775 socket The Celeron D processor in the 775-land package mates with the system board through a surface mount, 775-land, LGA socket. - Integrated heat spreader (IHS) —A component of the processor package used to enhance the thermal performance of the package. Component thermal solutions interface with the processor at the IHS surface. - **Retention mechanism** (**RM**)—Since the LGA775 socket does not include any mechanical features for heatsink attach, a retention mechanism is required. Component thermal solutions should attach to the processor via a retention mechanism that is independent of the socket. - Storage conditions—Refers to a non-operational state. The processor may be installed in a platform, in a tray, or loose. Processors may be sealed in packaging or exposed to free air. Under these conditions, processor lands should not be connected to any supply voltages, have any I/Os biased, or receive any clocks. Upon exposure to "free air" (i.e., unsealed packaging or a device removed from packaging material) the processor must be handled in accordance with moisture sensitivity labeling (MSL) as indicated on the packaging material. - Functional operation—Refers to normal operating conditions in which all processor specifications, including DC, AC, system bus, signal quality, mechanical and thermal, are satisfied. ## 1.2 References Material and concepts available in the following documents may be beneficial when reading this document. ### Table 1-1. References | Document | Document Numbers/<br>Location | |--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | Intel® Pentium® 4 Processor on 90 nm Process in the 775-Land LGA Package<br>Thermal Design Guide | http://developer.intel.com/<br>design/Pentium4/guides/<br>302553.htm | | Voltage Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket | http://developer.intel.com/<br>design/Pentium4/guides/<br>302356.htm | | LGA775 Socket Mechanical Design Guide | http://developer.intel.com/<br>design/pentium4/guides/<br>302666.htm | | Intel® Architecture Software Developer's Manual | | | IA-32 Intel <sup>®</sup> Architecture Software Developer's Manual Volume 1: Basic Architecture | | | IA-32 Intel <sup>®</sup> Architecture Software Developer's Manual Volume 2A: Instruction Set Reference Manual A–M | http://developer.intel.com/<br>design/pentium4/ | | IA-32 Intel <sup>®</sup> Architecture Software Developer's Manual Volume 2B: Instruction Set Reference Manual, N–Z | manuals/index_new.htm | | IA-32 Intel <sup>®</sup> Architecture Software Developer's Manual Volume 3: System Programming Guide | | | IA-32 Intel <sup>®</sup> Architecture and Intel <sup>®</sup> Extended Memory 64 Software<br>Developer's Manual Documentation Changes | http://developer.intel.com/<br>design/pentium4/<br>manuals/index_new.htm | § ### Introduction ## 2 Electrical Specifications This chapter describes the electrical characteristics of the processor interfaces and signals. DC electrical characteristics are provided. ## 2.1 FSB and GTLREF Most processor FSB signals use Gunning Transceiver Logic (GTL+) signaling technology. Platforms implement a termination voltage level for GTL+ signals defined as $V_{TT}$ . $V_{TT}$ must be provided via a separate voltage source and not be connected to $V_{CC}$ . This configuration allows for improved noise tolerance as processor frequency increases. Because of the speed improvements to the data and address bus, signal integrity and platform design methods have become more critical than with previous processor families. The GTL+ inputs require a reference voltage (GTLREF) which is used by the receivers to determine if a signal is a logical 0 or a logical 1. GTLREF must be generated on the system board (see Table 2-17 for GTLREF specifications). Termination resistors are provided on the processor silicon and are terminated to $V_{TT}$ . Intel chipsets will also provide on-die termination, thus eliminating the need to terminate the bus on the system board for most GTL+ signals. Some GTL+ signals do not include on-die termination and must be terminated on the system board. See Table 2-4 for details regarding these signals. The GTL+ bus depends on incident wave switching. Therefore timing calculations for GTL+ signals are based on flight time as opposed to capacitive deratings. Analog signal simulation of the FSB, including trace lengths, is highly recommended when designing a system. ## 2.2 Power and Ground Lands For clean on-chip power distribution, the Celeron D processor in the 775-land package has 226 VCC (power), 24 VTT and 273 VSS (ground) lands. All power lands must be connected to $V_{CC}$ , all VTT lands must be connected to $V_{TT}$ , while all VSS lands must be connected to a system ground plane. The processor VCC lands must be supplied by the voltage determined by the Voltage IDentification (VID) signals. ## 2.3 Decoupling Guidelines Due to its large number of transistors and high internal clock speeds, the processor is capable of generating large current swings between low and full power states. This may cause voltages on power planes to sag below their minimum values if bulk decoupling is not adequate. Care must be taken in the board design to ensure that the voltage provided to the processor remains within the specifications listed in Table 2-8. Failure to do so can result in timing violations or reduced lifetime of the component. For further information, refer to the *Voltage Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket*. ## 2.3.1 V<sub>CC</sub> Decoupling Regulator solutions need to provide bulk capacitance with a low Effective Series Resistance (ESR) and keep a low interconnect resistance from the regulator to the socket. Bulk decoupling for the large current swings when the part is powering on, or entering/exiting low power states, must be provided by the voltage regulator solution (VR). For more details, refer to the *Voltage Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket*. ## 2.3.2 FSB GTL+ Decoupling The Celeron D processor in the 775-land package integrates signal termination on the die as well as incorporating high frequency decoupling capacitance on the processor package. Decoupling must also be provided by the system baseboard for proper GTL+ bus operation. ## 2.3.3 FSB Clock (BCLK[1:0]) and Processor Clocking BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the processor. As in previous generation processors, the Celeron D processor in the 775-land package core frequency is a multiple of the BCLK[1:0] frequency. Refer to Table 2-1 for the Celeron D processor in the 775-land package supported ratios. The Celeron D processor in the 775-land package uses a differential clocking implementation. For more information on the Celeron D processor in the 775-land package clocking, refer to the CK410/CK410M Clock Synthesizer/Driver Specification. **Table 2-1. Core Frequency to FSB Multiplier Configuration** | Multiplication of System Core<br>Frequency to FSB Frequency | Processor<br>Number | Core Frequency (133 MHz BCLK<br>/ 533 MHz FSB) | Notes <sup>1</sup> | |-------------------------------------------------------------|---------------------|------------------------------------------------|--------------------| | 1/19 | 325J/326 | 2.53 GHz | _ | | 1/20 | 330J/331 | 2.66 GHz | _ | | 1/21 | 335J/336 | 2.80 GHz | _ | | 1/22 | 340J/341 | 2.93 GHz | _ | | 1/23 | 345J/346 | 3.06 GHz | _ | | 1/24 | 351 | 3.20 GHz | _ | #### NOTES: <sup>1.</sup> Individual processors operate only at or below the rated frequency. ## 2.4 Voltage Identification The VID specification for the Celeron D processor in the 775-land package is supported by the *Voltage Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket*. The voltage set by the VID signals is the maximum voltage allowed by the processor. A minimum voltage is provided in Table 2-8 and changes with frequency. This allows processors running at a higher frequency to have a relaxed minimum voltage specification. The specifications have been set such that one voltage regulator can work with all supported frequencies. Individual processor VID values may be calibrated during manufacturing such that two devices at the same speed may have different VID settings. The Celeron D processor in the 775-land package uses six voltage identification signals, VID[5:0], to support automatic selection of power supply voltages. Table 2-2 specifies the voltage level corresponding to the state of VID[5:0]. A '1' in this table refers to a high voltage level and a '0' refers to low voltage level. If the processor socket is empty (VID[5:0] = x11111), or the voltage regulation circuit cannot supply the voltage that is requested, it must disable itself. See the *Voltage Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket* for more details. Power source characteristics must be guaranteed to be stable when the supply to the voltage regulator is stable. The LL\_ID[1:0] lands are used by the platform to configure the proper loadline slope for the processor. LL\_ID[1:0] = 00 for the Celeron D processor in the 775-land package. The VTT\_SEL land is used by the platform to configure the proper $V_{TT}$ voltage level for the processor. VTT\_SEL = 1 for the Celeron D processor in the 775-land package. The GTLREF\_SEL signal is used by the platform to select the appropriate chipset GTLREF level. GTLREF\_SEL = 0 for the Celeron D processor in the 775-land package. The VID\_SELECT signal is used by the platform to select the VID table that is to be used by the voltage regulator. LL\_ID[1:0], VTT\_SEL, GTLREF\_SEL, and VID\_SELECT are signals that are implemented on the processor package. That is they are either connected directly to $V_{SS}$ or are open lands. **Table 2-2. Voltage Identification Definition** | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | VID | |------|------|------|------|------|------|---------------| | 0 | 0 | 1 | 0 | 1 | 0 | 0.8375 | | 1 | 0 | 1 | 0 | 0 | 1 | 0.8500 | | 0 | 0 | 1 | 0 | 0 | 1 | 0.8625 | | 1 | 0 | 1 | 0 | 0 | 0 | 0.8750 | | 0 | 0 | 1 | 0 | 0 | 0 | 0.8875 | | 1 | 0 | 0 | 1 | 1 | 1 | 0.9000 | | 0 | 0 | 0 | 1 | 1 | 1 | 0.9125 | | 1 | 0 | 0 | 1 | 1 | 0 | 0.9250 | | 0 | 0 | 0 | 1 | 1 | 0 | 0.9375 | | 1 | 0 | 0 | 1 | 0 | 1 | 0.9500 | | 0 | 0 | 0 | 1 | 0 | 1 | 0.9625 | | 1 | 0 | 0 | 1 | 0 | 0 | 0.9750 | | 0 | 0 | 0 | 1 | 0 | 0 | 0.9875 | | 1 | 0 | 0 | 0 | 1 | 1 | 1.0000 | | 0 | 0 | 0 | 0 | 1 | 1 | 1.0125 | | 1 | 0 | 0 | 0 | 1 | 0 | 1.0250 | | 0 | 0 | 0 | 0 | 1 | 0 | 1.0375 | | 1 | 0 | 0 | 0 | 0 | 1 | 1.0500 | | 0 | 0 | 0 | 0 | 0 | 1 | 1.0625 | | 1 | 0 | 0 | 0 | 0 | 0 | 1.0750 | | 0 | 0 | 0 | 0 | 0 | 0 | 1.0875 | | 1 | 1 | 1 | 1 | 1 | 1 | VR output off | | 0 | 1 | 1 | 1 | 1 | 1 | VR output off | | 1 | 1 | 1 | 1 | 1 | 0 | 1.1000 | | 0 | 1 | 1 | 1 | 1 | 0 | 1.1125 | | 1 | 1 | 1 | 1 | 0 | 1 | 1.1250 | | 0 | 1 | 1 | 1 | 0 | 1 | 1.1375 | | 1 | 1 | 1 | 1 | 0 | 0 | 1.1500 | | 0 | 1 | 1 | 1 | 0 | 0 | 1.1625 | | 1 | 1 | 1 | 0 | 1 | 1 | 1.1750 | | 0 | 1 | 1 | 0 | 1 | 1 | 1.1875 | | 1 | 1 | 1 | 0 | 1 | 0 | 1.2000 | | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | VID | |------|------|------|------|------|------|--------| | 0 | 1 | 1 | 0 | 1 | 0 | 1.2125 | | 1 | 1 | 1 | 0 | 0 | 1 | 1.2250 | | 0 | 1 | 1 | 0 | 0 | 1 | 1.2375 | | 1 | 1 | 1 | 0 | 0 | 0 | 1.2500 | | 0 | 1 | 1 | 0 | 0 | 0 | 1.2625 | | 1 | 1 | 0 | 1 | 1 | 1 | 1.2750 | | 0 | 1 | 0 | 1 | 1 | 1 | 1.2875 | | 1 | 1 | 0 | 1 | 1 | 0 | 1.3000 | | 0 | 1 | 0 | 1 | 1 | 0 | 1.3125 | | 1 | 1 | 0 | 1 | 0 | 1 | 1.3250 | | 0 | 1 | 0 | 1 | 0 | 1 | 1.3375 | | 1 | 1 | 0 | 1 | 0 | 0 | 1.3500 | | 0 | 1 | 0 | 1 | 0 | 0 | 1.3625 | | 1 | 1 | 0 | 0 | 1 | 1 | 1.3750 | | 0 | 1 | 0 | 0 | 1 | 1 | 1.3875 | | 1 | 1 | 0 | 0 | 1 | 0 | 1.4000 | | 0 | 1 | 0 | 0 | 1 | 0 | 1.4125 | | 1 | 1 | 0 | 0 | 0 | 1 | 1.4250 | | 0 | 1 | 0 | 0 | 0 | 1 | 1.4375 | | 1 | 1 | 0 | 0 | 0 | 0 | 1.4500 | | 0 | 1 | 0 | 0 | 0 | 0 | 1.4625 | | 1 | 0 | 1 | 1 | 1 | 1 | 1.4750 | | 0 | 0 | 1 | 1 | 1 | 1 | 1.4875 | | 1 | 0 | 1 | 1 | 1 | 0 | 1.5000 | | 0 | 0 | 1 | 1 | 1 | 0 | 1.5125 | | 1 | 0 | 1 | 1 | 0 | 1 | 1.5250 | | 0 | 0 | 1 | 1 | 0 | 1 | 1.5375 | | 1 | 0 | 1 | 1 | 0 | 0 | 1.5500 | | 0 | 0 | 1 | 1 | 0 | 0 | 1.5625 | | 1 | 0 | 1 | 0 | 1 | 1 | 1.5750 | | 0 | 0 | 1 | 0 | 1 | 1 | 1.5875 | | 1 | 0 | 1 | 0 | 1 | 0 | 1.6000 | ## 2.4.1 Phase Lock Loop (PLL) Power and Filter $V_{CCA}$ and $V_{CCIOPLL}$ are power sources required by the PLL clock generators for the Celeron D processor in the 775-land package. Since these PLLs are analog, they require low noise power supplies for minimum jitter. Jitter is detrimental to the system: it degrades external I/O timings as well as internal core timings (i.e., maximum frequency). To prevent this degradation, these supplies must be low pass filtered from $V_{TT}$ . The AC low-pass requirements, with input at V<sub>TT</sub> are as follows: - < 0.2 dB gain in pass band - < 0.5 dB attenuation in pass band < 1 Hz - > 34 dB attenuation from 1 MHz to 66 MHz - > 28 dB attenuation from 66 MHz to core frequency The filter requirements are illustrated in Figure 2-1. Figure 2-1. Phase Lock Loop (PLL) Filter Requirements #### NOTES: - 1. Diagram not to scale. - 2. No specification exists for frequencies beyond fcore (core frequency). - 3. fpeak, if existent, should be less than 0.05 MHz. ## 2.5 Reserved, Unused, and TESTHI Signals All RESERVED signals must remain unconnected. Connection of these signals to $V_{CC}$ , $V_{SS}$ , $V_{TT}$ , or to any other signal (including each other) can result in component malfunction or incompatibility with future processors. See Chapter 4 for a land listing of the processor and the location of all RESERVED signals. For reliable operation, always connect unused inputs or bidirectional signals to an appropriate signal level. In a system level design, on-die termination has been included on the Celeron D processor in the 775-land package to allow signals to be terminated within the processor silicon. Most unused GTL+ inputs should be left as no connects, as GTL+ termination is provided on the processor silicon. However, see Table 2-4 for details on GTL+ signals that do not include on-die termination. Unused active high inputs should be connected through a resistor to ground ( $V_{SS}$ ). Unused outputs can be left unconnected; however, this may interfere with some test access port (TAP) functions, complicate debug probing, and prevent boundary scan testing. A resistor must be used when tying bidirectional signals to power or ground. When tying any signal to power or ground, a resistor will also allow for system testability. For unused GTL+ input or I/O signals, use pull-up resistors of the same value as the on-die termination resistors ( $R_{TT}$ ). Refer to Table 2-17 for more details. TAP, GTL+ Asynchronous inputs, and GTL+ Asynchronous outputs do not include on-die termination. Inputs and used outputs must be terminated on the system board. Unused outputs may be terminated on the system board or left unconnected. Note that leaving unused outputs unterminated may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing. The TESTHI signals must be tied to the processor $V_{TT}$ using a matched resistor, where a matched resistor has a resistance value within $\pm 20\%$ of the impedance of the board transmission line traces. For example, if the trace impedance is $60 \Omega$ , then a value between $48 \Omega$ and $72 \Omega$ is required. The TESTHI signals may use individual pull-up resistors or be grouped together as detailed below. A matched resistor must be used for each group: - TESTHI[1:0] - TESTHI[7:2] - TESTHI8 cannot be grouped with other TESTHI signals - TESTHI9 cannot be grouped with other TESTHI signals - TESTHI10 cannot be grouped with other TESTHI signals - TESTHI11 cannot be grouped with other TESTHI signals - TESTHI12 cannot be grouped with other TESTHI signals - TESTHI13 cannot be grouped with other TESTHI signals ## 2.6 FSB Signal Groups The FSB signals have been combined into groups by buffer type. GTL+ input signals have differential input buffers, which use GTLREF as a reference level. In this document, the term "GTL+ Input" refers to the GTL+ input group as well as the GTL+ I/O group when receiving. Similarly, "GTL+ Output" refers to the GTL+ output group as well as the GTL+ I/O group when driving. With the implementation of a source synchronous data bus comes the need to specify two sets of timing parameters. One set is for common clock signals which are dependent upon the rising edge of BCLK0 (ADS#, HIT#, HITM#, etc.) and the second set is for the source synchronous signals which are relative to their respective strobe lines (data and address) as well as the rising edge of BCLKO. Asychronous signals are still present (A20M#, IGNNE#, etc.) and can become active at any time during the clock cycle. Table 2-3 identifies which signals are common clock, source synchronous, and asynchronous. **Table 2-3. FSB Signal Groups** | Signal Group | Туре | | Signals <sup>1</sup> | |--------------------------------|--------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | GTL+ Common Clock Input | Synchronous to BCLK[1:0] | BPRI#, DEFER#, RS[2:0]#, RSP#, TRDY#, EDRDY# <sup>2</sup> | | | GTL+ Common Clock I/O | Synchronous to BCLK[1:0] | AP[1:0]#, ADS#, BINIT#, B<br>DP[3:0]#, DRDY#, HIT#, HI | NR#, BPM[5:0]#, BR0#, DBSY#,<br>ITM#, LOCK#, MCERR# | | | | Signals REQ[4:0]#, A[16:3]# <sup>3</sup> PC_REQ# <sup>2, 4</sup> | Associated Strobe ADSTB0# | | GTL+ Source Synchronous I/O | Synchronous to assoc. | A[35:17]# <sup>3</sup> | ADSTB1# | | GTL+ Source Synchronous I/O | strobe | D[15:0]#, DBI0# | DSTBP0#, DSTBN0# | | | | D[31:16]#, DBI1# | DSTBP1#, DSTBN1# | | | | D[47:32]#, DBI2# | DSTBP2#, DSTBN2# | | | | D[63:48]#, DBI3# | DSTBP3#, DSTBN3# | | GTL+ Strobes | Synchronous to BCLK[1:0] | ADSTB[1:0]#, DSTBP[3:0]# | #, DSTBN[3:0]# | | GTL+ Asynchronous Input | | A20M#, IGNNE#, INIT#, LII<br>STPCLK#, RESET# | NT0/INTR, LINT1/NMI, SMI#, | | GTL+ Asynchronous Output | | FERR#/PBE#, IERR#, THE | RMTRIP# | | GTL+ Asynchronous Input/Output | | PROCHOT# | | | TAP Input | Synchronous to TCK | TCK, TDI, TMS, TRST# | | | TAP Output | Synchronous to TCK | TDO | | | FSB Clock | Clock | BCLK[1:0], ITP_CLK[1:0] <sup>5</sup> | | | Power/Other | | THERMDA, THERMDC, VO<br>BSEL[2:0], SKTOCC#, DBF | RESERVED, TESTHI[13:0],<br>CC_SENSE, VSS_SENSE,<br>R# <sup>5</sup> , VTTPWRGD, BOOTSELECT,<br>EFT, VTT_OUT_RIGHT, VTT_SEL, | - Refer to Section 4.2 for signal descriptions. EDRDY# and PC\_REQ# are not features of the Celeron D processor in the 775-land package. They are included here for future processor compatibility. - 3. The value of these signals during the active-to-inactive edge of RESET# defines the processor configuration options. See Section 6.1 for details. - 4. PC\_REQ# is driven by the processor as Common Clock (1X); however, it must be received at the chipset as Source Synchronous and associated with ADSTB0#. - 5. In processor systems where there is no debug port implemented on the system board, these signals are used to support a debug port interposer. In systems with the debug port implemented on the system board, these signals are no connects. #### **Table 2-4. Signal Characteristics** | Signals with R <sub>TT</sub> | Signals with no R <sub>TT</sub> | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A[35:3]#, ADS#, ADSTB[1:0]#, AP[1:0]#, BINIT#, BNR#, BOOTSELECT <sup>1</sup> , BPRI#, D[63:0]#, DBI[3:0]#, DBSY#, DEFER#, DP[3:0]#, DRDY#, DSTBN[3:0]#, DSTBP[3:0]#, HIT#, HITM#, LOCK#, MCERR#, PROCHOT#, REQ[4:0]#, RS[2:0]#, RSP#, TRDY#, EDRDY# <sup>2</sup> , PC_REQ# <sup>2</sup> | A20M#, BCLK[1:0], BPM[5:0]#, BR0#, BSEL[2:0], COMP[5:0], FERR#/PBE#, IERR#, IGNNE#, INIT#, LINTO/INTR, LINT1/NMI, PWRGOOD, RESET#, SKTOCC#, SMI#, STPCLK#, TDO, TESTHI[13:0], THERMDA, THERMDC, THERMTRIP#, VID[5:0], VTTPWRGD, GTLREF[1:0], TCK, TDI, TRST#, TMS | | Open Drain Signals <sup>3</sup> | | | BSEL[2:0], VID[7:0], THERMTRIP#, FERR#/PBE#, IERR#, BPM[5:0]#, BR0#, TDO, VTT_SEL, LL_ID[1:0], MS_ID[1:0], GTLREF_SEL, VID_SELECT | | #### NOTES: - 1. The BOOTSELECT signal has a 500–5000 $\Omega$ pull-up to $\rm V_{TT}$ rather than on-die termination. - 2. EDRDY# and PC\_REQ# are not features of the Celeron D processor in the 775-land package. They are included here for future processor compatibility. - 3. Signals that do not have R<sub>TT</sub>, nor are actively driven to their high-voltage level. #### **Table 2-5. Signal Reference Voltages** | GTLREF | V <sub>TT</sub> /2 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BPM[5:0]#, LINTO/INTR, LINT1/NMI, RESET#, BINIT#, BNR#, HIT#, HITM#, MCERR#, PROCHOT#, BR0#, A[35:0]#, ADS#, ADSTB[1:0]#, AP[1:0]#, BPRI#, D[63:0]#, DBI[3:0]#, DBSY#, DEFER#, DP[3:0]#, DRDY#, DSTBN[3:0]#, DSTBP[3:0]#, LOCK#, REQ[4:0]#, RS[2:0]#, RSP#, TRDY#, EDRDY# <sup>1</sup> , PC_REQ# <sup>1</sup> | BOOTSELECT, VTTPWRGD, A20M#,<br>IGNNE#, INIT#, PWRGOOD <sup>2</sup> , SMI#,<br>STPCLK#, TCK <sup>2</sup> , TDI <sup>2</sup> , TMS <sup>2</sup> , TRST# <sup>2</sup> | #### NOTES: - EDRDY# and PC\_REQ# are not features of the Celeron D processor in the 775-land package. They are included here for future processor compatibility. - 2. These signals also have hysteresis added to the reference voltage. See Table 2-12 for more information. ## 2.7 GTL+ Asynchronous Signals Legacy input signals such as A20M#, IGNNE#, INIT#, SMI#, and STPCLK# use CMOS input buffers. All of these signals follow the same DC requirements as GTL+ signals; however, the outputs are not actively driven high (during a logical 0 to 1 transition) by the processor. These signals do not have setup or hold time specifications in relation to BCLK[1:0]. All of the GTL+ Asynchronous signals are required to be asserted/de-asserted for at least six BCLKs for the processor to recognize the proper signal state. See Section 2.11 for the DC specifications for the GTL+ Asynchronous signal groups. See Section 6.2 for additional timing requirements for entering and leaving the low power states. ## 2.8 Test Access Port (TAP) Connection Due to the voltage levels supported by other components in the Test Access Port (TAP) logic, it is recommended that the Celeron D processor in the 775-land package be first in the TAP chain and followed by any other components within the system. A translation buffer should be used to connect to the rest of the chain unless one of the other components is capable of accepting an input of the appropriate voltage level. Similar considerations must be made for TCK, TMS, TRST#, TDI, and TDO. Two copies of each signal may be required, with each driving a different voltage level. ## 2.9 FSB Frequency Select Signals (BSEL[2:0]) The BSEL[2:0] signals are used to select the frequency of the processor input clock (BCLK[1:0]). Table 2-6 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processor, chipset, and clock synthesizer. All agents must operate at the same frequency. The Celeron D processor in the 775-land package currently operates at a 533 MHz FSB frequency (selected by a 133 MHz BCLK[1:0] frequency). Individual processors will only operate at their specified FSB frequency. For more information about these signals, refer to Section 4.2. | <b>Table 2-6. E</b> | BSEL[2:0] | Frequency | y Table for | r BCLK | [1:0] | |---------------------|-----------|-----------|-------------|--------|-------| |---------------------|-----------|-----------|-------------|--------|-------| | BSEL2 | BSEL1 | BSEL0 | FSB Frequency | |-------|-------|-------|---------------| | L | L | L | Reserved | | L | L | Н | 133 MHz | | L | Н | Н | Reserved | | L | Н | L | Reserved | | Н | L | L | Reserved | | Н | L | Н | Reserved | | Н | Н | Н | Reserved | | Н | Н | L | Reserved | ## 2.10 Absolute Maximum and Minimum Ratings Table 2-7 specifies absolute maximum and minimum ratings. Within functional operation limits, functionality and long-term reliability can be expected. At conditions outside functional operation condition limits, but within absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. If a device is returned to conditions within functional operation limits after having been subjected to conditions outside these limits, but within the absolute maximum and minimum ratings, the device may be functional, but with its lifetime degraded depending on exposure to conditions exceeding the functional operation condition limits. At conditions exceeding absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. Moreover, if a device is subjected to these conditions for any length of time then, when returned to conditions within the functional operating condition limits, it will either not function, or its reliability will be severely degraded. Although the processor contains protective circuitry to resist damage from static electric discharge, precautions should always be taken to avoid high static voltages or electric fields. **Table 2-7. Processor DC Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | Notes <sup>1, 2</sup> | |----------------------|---------------------------------------------------------|---------------|---------------|------|-----------------------| | V <sub>CC</sub> | Core voltage with respect to V <sub>SS</sub> | - 0.3 | 1.55 | V | _ | | V <sub>TT</sub> | FSB termination voltage with respect to V <sub>SS</sub> | - 0.3 | 1.55 | V | _ | | T <sub>C</sub> | Processor case temperature | See Chapter 5 | See Chapter 5 | °C | _ | | T <sub>STORAGE</sub> | Processor storage temperature | -40 | +85 | °C | 3, 4 | #### NOTES: - 1. For functional operation, all processor electrical, signal quality, mechanical and thermal specifications must be satisfied. - 2. Excessive overshoot or undershoot on any signal will likely result in permanent damage to the processor. - 3. Storage temperature is applicable to storage conditions only. In this scenario, the processor must not receive a clock, and no lands can be connected to a voltage bias. Storage within these limits will not affect the long-term reliability of the device. For functional operation, refer to the processor case temperature specifications. - 4. This rating applies to the processor and does not include any tray or packaging. ## 2.11 Processor DC Specifications The processor DC specifications in this section are defined at the processor core silicon and not at the package lands unless noted otherwise. See Chapter 4 for the signal definitions and signal assignments. Most of the signals on the processor FSB are in the GTL+ signal group. The DC specifications for these signals are listed in Table 2-11. Previously, legacy signals and Test Access Port (TAP) signals to the processor used low-voltage CMOS buffer types. However, these interfaces now follow DC specifications similar to GTL+. The DC specifications for these signal groups are listed in Table 2-10 and Table 2-12. Table 2-8 through Table 2-14 list the DC specifications for the Celeron D processor in the 775-land package and are valid only while meeting specifications for case temperature, clock frequency, and input voltages. Care should be taken to read all notes associated with each parameter. ## 2.11.1 Processor DC Specifications The processor DC specifications in this section are defined at the processor core silicon and not at the package lands unless noted otherwise. See Chapter 4 for the signal definitions and signal assignments. Most of the signals on the processor FSB are in the GTL+ signal group. The DC specifications for these signals are listed in Table 2-10. Table 2-8 through Table 2-15 list the DC specifications for the Celeron D processor in the 775-land package and are valid only while meeting specifications for case temperature, clock frequency, and input voltages. Care should be taken to read all notes associated with each parameter. **Table 2-8. Voltage and Current Specifications** | Symbol | Parameter | | Min | Тур | Max | Unit | Notes | |----------------------------|---------------------------|--------------------------------------------------|---------------|-------------|-----------------|------|---------------| | VID range | VID | | 1.250 — 1.400 | | | V | 1 | | | Processor<br>Number | Core Frequency | | | | | | | | | V <sub>CC</sub> for 775_VR_CONFIG_04A processors | | | | | | | $V_{CC}$ | 325J/326 | 2.53 GHz | | | | | | | VCC | 330J/331 | 2.66 GHz | Refer | to Table 2- | 9 and | V | 2, 3, 4, 5, 6 | | | 335J/336 | 2.80 GHz | | Figure 2-2 | | , v | | | | 340J/341 | 2.93 GHz | | | | | | | | 345J/346 | 3.06 GHz | | | | | | | | 351 | 3.20 GHz | | | | | | | | Processor<br>Number | Core Frequency | | | | | | | | | I <sub>CC</sub> for processor with multiple VID | | | | | | | | 325J/326 | 2.53 GHz | | | 78 | | | | Icc | 330J/331 | 2.66 GHz | | | 78 | | 7 | | | 335J/336 | 2.80 GHz | _ | _ | 78 | Α | , | | | 340J/341 | 2.93 GHz | | | 78 | | | | | 345J/346 | 3.06 GHz | | | 78 | | | | | 351 | 3.20 GHz | | | 78 | | | | | Processor<br>Number | Core Frequency | | | | | | | | | I <sub>CC</sub> Stop-Grant | | | | | | | | 325J/326 | 2.53 GHz | | | 40 | | | | I <sub>SGNT</sub> | 330J/331 | 2.66 GHz | | | 40 | | | | | 335J/336 | 2.80 GHz | _ | _ | 40 | Α | 8, 9, 13 | | | 340J/341 | 2.93 GHz | | | 40 | | | | | 345J/346 | 3.06 GHz | | | 40 | | | | | 351 | 3.20 GHz | | | 40 | | | | I <sub>TCC</sub> | I <sub>CC</sub> TCC ac | | _ | _ | I <sub>CC</sub> | Α | 10 | | $V_{TT}$ | FSB termin specificatio | ation voltage (DC+AC<br>ns) | 1.14 | 1.20 | 1.26 | V | 11, 12 | | VTT_OUT<br>I <sub>CC</sub> | DC Current | t that may be drawn from<br>per pin | _ | _ | 580 | mA | _ | | I <sub>TT</sub> | FSB termin | nation current | 3.5 A 1 | | 13, 14 | | | | I <sub>CC_VCCA</sub> | I <sub>CC</sub> for PLL | | _ | _ | 120 | mA | 13 | | $I_{\rm CC\_VCCIOPLL}$ | I <sub>CC</sub> for I/O I | | _ | _ | 100 | mA | 13 | | I <sub>CC_GTLREF</sub> | I <sub>CC</sub> for GTL | .REF | | _ | 200 | μΑ | 13 | Individual processor VID values may be calibrated during manufacturing such that two devices at the same speed may have different VID settings. These voltages are targets only. A variable voltage source should exist on systems in the event that a different voltage is required. See Section 2.4 and Table 2-2 for more information. - The voltage specification requirements are measured across VCC\_SENSE and VSS\_SENSE lands at the socket with a 100 MHz bandwidth oscilloscope, 1.5 pF maximum probe capacitance, and 1 MΩ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the oscillo- - 775\_VR\_CONFIG\_04A refers to voltage regulator configurations that are defined in the Voltage Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket. - Refer to Table 2-9 and Figure 2-2 for the minimum, typical, and maximum $V_{CC}$ allowed for a given current. The processor should not be subjected to any $V_{CC}$ and $I_{CC}$ combination wherein $V_{CC}$ exceeds $V_{CC}$ max for a given current. These frequencies will operate properly in a system designed for 775\_VR\_CONFIG\_04B processors. The power and $I_{CC}$ will - be incrementally higher in this configuration due to the improved loadline and resulting higher V<sub>CC</sub>. - $I_{\rm CC\_max}$ is specified at $V_{\rm CC\_max}$ . The current specified is also for AutoHALT State. - lcc Stop-Grant and I<sub>CC</sub> Sleep are specified at V<sub>CC\_max</sub>. The maximum instantaneous current the processor will draw while the thermal control circuit is active as indicated by the assertion of PROCHOT# is the same as the maximum Icc for the processor. - VTT must be provided via a separate voltage source and not be connected to V<sub>CC</sub>. This specification is measured at the land. - Baseboard bandwidth is limited to 20 MHz. - These parameters are based on design characterization and are not tested. - $This is maximum total current drawn from V_{TT} plane by only the processor. This specification does not include the current complex of the processor the$ ing from R<sub>TT</sub> (through the signal line). Refer to the Voltage Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket to determine the total I<sub>TT</sub> drawn by the system. Table 2-9. V<sub>CC</sub> Static and Transient Tolerance for 775\_VR\_CONFIG\_04A Processors | | Voltage Deviation from VID Setting (V) <sup>1, 2, 3</sup> | | | | | | | |---------------------|-----------------------------------------------------------|---------------------------------|----------------------------|--|--|--|--| | I <sub>CC</sub> (A) | Maximum Voltage 1.70 m $Ω$ | Typical Voltage 1.75 m $\Omega$ | Minimum Voltage<br>1.80 mΩ | | | | | | 0 | 0.000 | -0.025 | -0.050 | | | | | | 5 | -0.009 | -0.034 | -0.059 | | | | | | 10 | -0.017 | -0.043 | -0.068 | | | | | | 15 | -0.026 | -0.051 | -0.077 | | | | | | 20 | -0.034 | -0.060 | -0.086 | | | | | | 25 | -0.043 | -0.069 | -0.095 | | | | | | 30 | -0.051 | -0.078 | -0.104 | | | | | | 35 | -0.060 | -0.086 | -0.113 | | | | | | 40 | -0.068 | -0.095 | -0.122 | | | | | | 45 | -0.077 | -0.104 | -0.131 | | | | | | 50 | -0.085 | -0.113 | -0.140 | | | | | | 55 | -0.094 | -0.121 | -0.149 | | | | | | 60 | -0.102 | -0.130 | -0.158 | | | | | | 65 | -0.111 | -0.139 | -0.167 | | | | | | 70 | -0.119 | -0.148 | -0.176 | | | | | | 75 | -0.128 | -0.156 | -0.185 | | | | | | 78 | -0.133 | -0.162 | -0.190 | | | | | - The loadline specification includes both static and transient limits except for overshoot allowed as shown in - This table is intended to aid in reading discrete points on Figure 2-2. - The loadlines specify voltage limits at the die measured at the VCC\_SENSE and VSS\_SENSE lands. Voltage regulation feedback for voltage regulator circuits must be taken from processor VCC and VSS lands. Refer to the Voltage Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket for socket loadline guidelines and VR implementation details. Figure 2-2. V<sub>CC</sub> Static and Transient Tolerance for 775\_VR\_CONFIG\_04A - 1. The loadline specification includes both static and transient limits except for overshoot allowed as shown in Section 2.12. - 2. This loadline specification shows the deviation from the VID set point. - 3. The loadlines specify voltage limits at the die measured at the VCC\_SENSE and VSS\_SENSE lands. Voltage regulation feedback for voltage regulator circuits must be taken from processor VCC and VSS lands. Refer to the Voltage Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket for socket loadline guidelines and VR implementation details. Table 2-10. GTL+ Asynchronous Signal Group DC Specifications | Symbol | Parameter | Min | Max | | Notes <sup>1</sup> | |-----------------|---------------------------|------------------------------------------------|------------------------------------------------|----|--------------------| | V <sub>IL</sub> | Input Low Voltage | 0.0 | V <sub>TT</sub> /2 – (0.10 * V <sub>TT</sub> ) | _ | 2, 3 | | V <sub>IH</sub> | Input High Voltage | V <sub>TT</sub> /2 + (0.10 * V <sub>TT</sub> ) | $V_{TT}$ | _ | 3, 4, 5, 6 | | V <sub>OH</sub> | Output High Voltage | 0.90*V <sub>TT</sub> | $V_{TT}$ | V | 5, 6, 7 | | I <sub>OL</sub> | Output Low Current | _ | $V_{TT}/[(0.50*R_{TT\_MIN}) + R_{ON\_MIN}]$ | Α | 8 | | I <sub>LI</sub> | Input Leakage Current | N/A | ± 200 | μΑ | 9 | | I <sub>LO</sub> | Output Leakage<br>Current | N/A | ± 200 | | 10 | | R <sub>ON</sub> | Buffer On Resistance | 8 | 12 | Ω | | - Unless otherwise noted, all specifications in this table apply to all processor frequencies. - V<sub>IL</sub> is defined as the voltage range at a receiving agent that will be interpreted as a logical low value. - LINTO/INTR and LINT1/NMI use GTLREF as a reference voltage. For these two signals - $V_{IH}$ = GTLREF + (0.10 \* VTT) and $V_{IL}$ = GTLREF (0.10 \* VTT). $V_{IH}$ is defined as the voltage range at a receiving agent that will be interpreted as a logical high value. - V<sub>IH</sub> and V<sub>OH</sub> may experience excursions above V<sub>TT</sub>. - The VTT referred to in these specifications refers to instantaneous $V_{TT}$ . - All outputs are open drain. - The maximum output current is based on maximum current handling capability of the buffer and is not specified into the test - 9. Leakage to $V_{SS}$ with land held at $V_{TT}$ . 10. Leakage to $V_{TT}$ with land held at 300 mV. ### Table 2-11. GTL+ Signal Group DC Specifications | Symbol | Parameter | Min | Max | Unit | Notes <sup>1</sup> | |-----------------|---------------------------|------------------------------------|---------------------------------------------|------|--------------------| | V <sub>IL</sub> | Input Low Voltage | 0.0 | GTLREF – (0.10 * V <sub>TT</sub> ) | V | 2, 3 | | V <sub>IH</sub> | Input High Voltage | GTLREF + (0.10 * V <sub>TT</sub> ) | V <sub>TT</sub> | V | 3, 4, 5 | | V <sub>OH</sub> | Output High Voltage | 0.90*V <sub>TT</sub> | V <sub>TT</sub> | V | 3, 5 | | I <sub>OL</sub> | Output Low Current | N/A | $V_{TT}/[(0.50*R_{TT\_MIN}) + R_{ON\_MIN}]$ | Α | - | | I <sub>LI</sub> | Input Leakage<br>Current | N/A | ± 200 | μΑ | 6 | | I <sub>LO</sub> | Output Leakage<br>Current | N/A | ± 200 | μΑ | 6 | | R <sub>on</sub> | Buffer On Resistance | 8 | 12 | Ω | | #### NOTES: - Unless otherwise noted, all specifications in this table apply to all processor frequencies. - V<sub>IL</sub> is defined as the voltage range at a receiving agent that will be interpreted as a logical low value. - The $V_{TT}$ referred to in these specifications is the instantaneous $V_{TT}$ . - $V_{\text{IH}}$ is defined as the voltage range at a receiving agent that will be interpreted as a logical high value. - $V_{IH}$ and $V_{OH}$ may experience excursions above $V_{TT}$ . Leakage to $V_{SS}$ with land held at $V_{TT}$ . Table 2-12. PWRGOOD and TAP Signal Group DC Specifications | Symbol | Parameter | Min Max | | Unit | Notes <sup>1, 2</sup> | |------------------|-------------------------------------|-------------------------------------------------|-------------------------------------------------|------|-----------------------| | V <sub>HYS</sub> | Input Hysteresis | 200 | 350 | mV | 3 | | V <sub>T+</sub> | Input low to high threshold voltage | 0.5 * (V <sub>TT +</sub> V <sub>HYS_MIN</sub> ) | 0.5 * (V <sub>TT +</sub> V <sub>HYS_MAX</sub> ) | V | 4 | | V <sub>T</sub> - | Input high to low threshold voltage | 0.5 * (V <sub>TT</sub> - V <sub>HYS_MAX</sub> ) | | V | 4 | | V <sub>OH</sub> | Output High Voltage | N/A | V <sub>TT</sub> | V | 4 | | I <sub>OL</sub> | Output Low Current | _ | 45 | mA | 5 | | I <sub>LI</sub> | Input Leakage Current | _ | ± 200 | μA | 6 | | I <sub>LO</sub> | Output Leakage Current | _ | ± 200 | μA | 6 | | R <sub>ON</sub> | Buffer On Resistance | 7 | 12 | Ω | | - 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 2. All outputs are open drain. - 3. $V_{HYS}$ represents the amount of hysteresis, nominally centered about 0.5 \* $V_{TT}$ , for all TAP inputs. - The V<sub>TT</sub> referred to in these specifications refers to instantaneous V<sub>TT</sub>. - The maximum output current is based on maximum current handling capability of the buffer and is not specified into the test load. - Leakage to V<sub>SS</sub> with land held at V<sub>TT</sub>. ### **Table 2-13. VTTPWRGD DC Specifications** | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |-----------------|--------------------|-----|-----|-----|------|-------| | V <sub>IL</sub> | Input Low Voltage | _ | _ | 0.3 | V | | | V <sub>IH</sub> | Input High Voltage | 0.9 | _ | _ | V | | ### Table 2-14. BSEL [2:0] and VID[5:0] DC Specifications | Symbol | Parameter | Max | Unit | Notes <sup>1, 2</sup> | |------------------------|------------------------|-----------------------|------|-----------------------| | R <sub>ON</sub> (BSEL) | Buffer On Resistance | 60 | Ω | _ | | R <sub>ON</sub> (VID) | Buffer On Resistance | 60 | Ω | _ | | I <sub>OL</sub> | Max Land Current | 8 | mA | _ | | I <sub>LO</sub> | Output Leakage Current | 200 | μΑ | 3 | | V <sub>TOL</sub> | Voltage Tolerance | V <sub>TT</sub> (max) | V | _ | #### NOTES: - 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies. - These parameters are not tested and are based on design simulations. - Leakage to V<sub>SS</sub> with land held at 2.5 V. ### **Table 2-15. BOOTSELECT DC Specifications** | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |-----------------|--------------------|------|-----|------|------|-------| | V <sub>IL</sub> | Input Low Voltage | _ | _ | 0.24 | V | 1 | | $V_{IH}$ | Input High Voltage | 0.96 | _ | _ | V | _ | #### NOTES: 1. These parameters are not tested and are based on design simulations. #### 2.12 **V<sub>CC</sub>** Overshoot Specification The Celeron D processor in the 775-land package can tolerate short transient overshoot events where V<sub>CC</sub> exceeds the VID voltage when transitioning from a high to low current load condition. This overshoot cannot exceed VID + $V_{OS\_MAX}$ ( $V_{OS\_MAX}$ is the maximum allowable overshoot voltage). The time duration of the overshoot event must not exceed $T_{OS\_MAX}$ ( $T_{OS\_MAX}$ is the maximum allowable time duration above VID). These specifications apply to the processor die voltage as measured across the VCC\_SENSE and VSS\_SENSE lands. Table 2-16. V<sub>CC</sub> Overshoot Specifications | Symbol | Parameter | Min | Тур | Max | Unit | Figure | |---------------------|---------------------------------------------------------------------|-----|-----|-------|------|--------| | V <sub>OS_MAX</sub> | Magnitude of V <sub>CC</sub> overshoot above VID | _ | _ | 0.050 | V | 2-3 | | T <sub>OS_MAX</sub> | Time duration of $V_{\mbox{\footnotesize{CC}}}$ overshoot above VID | _ | _ | 25 | μS | 2-3 | Figure 2-3. V<sub>CC</sub> Overshoot Example Waveform #### NOTES: - V<sub>OS</sub> is measured overshoot voltage. T<sub>OS</sub> is measured time duration above VID. #### 2.12.1 **Die Voltage Validation** Overshoot events from application testing on real processors must meet the specifications in Table 2-16 when measured across the VCC\_SENSE and VSS\_SENSE lands. Overshoot events that are < 10 ns in duration may be ignored. These measurements of processor die level overshoot should be taken with a 100 MHz bandwidth limited oscilloscope. Refer to the Voltage Regulator Down (VRD) 10.1 Design Guide For Desktop LGA775 Socket for additional voltage regulator validation details. ## 2.13 GTL+ FSB Specifications Termination resistors are not required for most GTL+ signals, as these are integrated into the processor silicon. Valid high and low levels are determined by the input buffers which compare a signal's voltage with a reference voltage called GTLREF. Table 2-17 lists the GTLREF specifications. The GTL+ reference voltage (GTLREF) should be generated on the system board using high precision voltage divider circuits. ### Table 2-17. GTL+ Bus Voltage Definitions | Symbol | Parameter | Min | Тур | Max | Units | Notes <sup>1</sup> | |---------------------|-------------------------------------------|---------------------------------|------------------------|---------------------------------|-------|--------------------| | GTLREF | Bus Reference<br>Voltage | (0.98 * 0.67) * V <sub>TT</sub> | 0.67 * V <sub>TT</sub> | (1.02 * 0.67) * V <sub>TT</sub> | V | 2, 3, 4 | | R <sub>PULLUP</sub> | On die pullup for<br>BOOTSELECT<br>signal | 500 | _ | 5000 | Ω | 5 | | R <sub>TT</sub> | Termination<br>Resistance | 54 | 60 | 66 | Ω | 6 | | COMP[1:0] | COMP Resistance | 59.8 | 60.4 | 61 | Ω | 7 | | COMP[3:2] | COMP Resistance | 99 | 100 | 101 | Ω | 7 | | COMP[5:4] | COMP Resistance | 59.8 | 60.4 | 61 | Ω | 7 | #### NOTES: - . Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 2. The tolerances for this specification have been stated generically to enable the system designer to calculate the minimum and maximum values across the range of V<sub>TT</sub>. - 3. GTLREF should be generated from V<sub>TT</sub> by a voltage divider of 1% resistors or 1% matched resistors. - 4. The $V_{TT}$ referred to in these specifications is the instantaneous $V_{TT}$ . - These pull-ups are to V<sub>TT</sub>. - R<sub>TT</sub> is the on-die termination resistance measured at V<sub>TT</sub>/2 of the GTL+ output driver. - COMP resistance must be provided on the system board with 1% resistors. COMP[1:0] resistors are to V<sub>TS</sub>. COMP[3:2] resistors are to V<sub>TT</sub>. COMP[5:4] resistors are to V<sub>TT</sub>. 8 ## **Electrical Specifications** ## 3 Package Mechanical Specifications The Celeron D processor in the 775-land package is packaged in a Flip-Chip Land Grid Array (FC-LGA4) package that interfaces with the motherboard via an LGA775 socket. The package consists of a processor core mounted on a substrate land-carrier. An integrated heat spreader (IHS) is attached to the package substrate and core and serves as the mating surface for processor component thermal solutions, such as a heatsink. Figure 3-1 shows a sketch of the processor package components and how they are assembled together. Refer to the *LGA775 Socket Mechanical Design Guide* for complete details on the LGA775 socket. The package components shown in Figure 3-1 include the following: - Integrated Heat Spreader (IHS) - Thermal Interface Material (TIM) - Processor core (die) - Package substrate - Capacitors Figure 3-1. Processor Package Assembly Sketch #### NOTE: 1. Socket and motherboard are included for reference and are not part of processor package. ## 3.1 Package Mechanical Drawing The package mechanical drawings are shown in Figure 3-2 through Figure 3-4. The drawings include dimensions necessary to design a thermal solution for the processor. These dimensions include: - Package reference with tolerances (total height, length, width, etc.) - IHS parallelism and tilt - Land dimensions - Top-side and back-side component keep-out dimensions - Reference datums All drawing dimensions are in mm [in]. Figure 3-2. Processor Package Drawing 1 Figure 3-3. Processor Package Drawing 2 Figure 3-4. Processor Package Drawing 3 ## 3.2 Processor Component Keep-Out Zones The processor may contain components on the substrate that define component keep-out zone requirements. A thermal and mechanical solution design must not intrude into the required keep-out zones. Decoupling capacitors are typically mounted to either the topside or land-side of the package substrate. See Figure 3-2 and Figure 3-3 for keep-out zones. The location and quantity of package capacitors may change due to manufacturing efficiencies but will remain within the component keep-in. ## 3.3 Package Loading Specifications Table 3-1 provides dynamic and static load specifications for the processor package. These mechanical maximum load limits should not be exceeded during heatsink assembly, shipping conditions, or standard use condition. Also, any mechanical system or component testing should not exceed the maximum limits. The processor package substrate should not be used as a mechanical reference or load-bearing surface for thermal and mechanical solution. The minimum loading specification must be maintained by any thermal and mechanical solutions. **Table 3-1. Processor Loading Specifications** | Parameter | Minimum | Maximum | Notes | |-----------|---------|---------|---------| | Static | 20 lbf | 45 lbf | 1, 2, 3 | | Dynamic | _ | 145 lbf | 1, 3, 4 | ### NOTES: - These specifications apply to uniform compressive loading in a direction normal to the processor IHS. - This is the maximum force that can be applied by a heatsink retention clip. The clip must also provide the minimum specified load on the processor package. - These specifications are based on limited testing for design characterization. Loading limits are for the package only and do not include the limits of the processor socket. - 4. Dynamic loading is defined as an 11 ms duration average load superimposed on the static load requirement ## 3.4 Package Handling Guidelines Table 3-2 includes a list of guidelines on package handling in terms of recommended maximum loading on the processor IHS relative to a fixed substrate. These package handling loads may be experienced during heatsink removal. **Table 3-2. Package Handling Guidelines** | Parameter | Maximum Recommended | Notes | |-----------|---------------------|-------| | Shear | 70 lbf | 1, 4 | | Tensile | 25 lbf | 2, 4 | | Torque | 35 lbf-in | 3, 4 | #### NOTES: - 1. A shear load is defined as a load applied to the IHS in a direction parallel to the IHS top surface. - A tensile load is defined as a pulling load applied to the IHS in a direction normal to the IHS surface. - 3. A torque load is defined as a twisting load applied to the IHS in an axis of rotation normal to the IHS top surface. - These guidelines are based on limited testing for design characterization. ## 3.5 Package Insertion Specifications The Celeron D processor in the 775-land package can be inserted into and removed from a LGA775 socket 15 times. The socket should meet the LGA775 requirements detailed in the LGA775 Socket Mechanical Design Guide. ## 3.6 Processor Mass Specification The typical mass of the Celeron D processor in the 775-land package is 21.5 g [0.76 oz]. This mass [weight] includes all the components that are included in the package. ### 3.7 Processor Materials Table 3-3 lists some of the package components and associated materials. **Table 3-3. Processor Materials** | Component | Material | | |--------------------------------|------------------------|--| | Integrated Heat Spreader (IHS) | Nickel Plated Copper | | | Substrate | Fiber Reinforced Resin | | | Substrate Lands | Gold Plated Copper | | ## 3.8 Processor Markings Figure 3-6 and Figure 3-6 show the topside markings on the processor. This diagrams are to aid in the identification of the Celeron D processor in the 775-land package. Figure 3-5. Processor Top-Side Marking Example (with Processor Number) Figure 3-6. Processor Top-Side Marking Example ### 3.9 Processor Land Coordinates Figure 3-7 shows the top view of the processor land coordinates. The coordinates are referred to throughout the document to identify processor lands. Figure 3-7. Processor Land Coordinates (Top View) # 4 Land Listing and Signal Descriptions This chapter contains the processor land assignments and signal descriptions. ## 4.1 Processor Land Assignments This section contains the land listings for the Celeron D processor in the 775-land package. The landout footprint is shown in Figure 4-1 and Figure 4-2. These figures show the physical location of each signal on the package landout footprint (top view). Table 4-1 is a listing of all processor lands ordered alphabetically by land (signal) name. Table 4-2 is also a listing of all processor lands; the ordering is by land number. Figure 4-1. Landout Diagram (Top View – Left Side) | | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | |----|-------|----------------|-------|---------|---------|---------|---------|--------------|------|------|---------|---------|------|---------|---------|------| | AN | VCC | vcc | VSS | VSS | vcc | vcc | VSS | VSS | vcc | vcc | VSS | vcc | VCC | VSS | VSS | vcc | | АМ | VCC | VCC | VSS | VSS | VCC | VCC | VSS | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VSS | VCC | | AL | VCC | VCC | VSS | VSS | VCC | VCC | VSS | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VSS | VCC | | AK | VSS | VSS | VSS | VSS | VCC | VCC | VSS | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VSS | VCC | | AJ | VSS | VSS | VSS | VSS | VCC | VCC | VSS | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VSS | VCC | | АН | VCC | VCC | VCC | VCC | VCC | VCC | VSS | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VSS | VCC | | AG | VCC | VCC | VCC | VCC | VCC | VCC | VSS | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VSS | VCC | | AF | VSS VCC | VCC | VSS | VCC | VCC | VSS | VSS | VCC | | AE | VSS VCC | VCC | VCC | VSS | VCC | VCC | VSS | VSS | VCC | | AD | VCC | | | | | | | | | AC | VCC | | | | | | | | | AB | VSS | | | | | | | | | AA | VSS | | | | | | | | | Y | VCC | | | | | | | | | w | VCC | | | | | | | | | V | VSS | | | | | | | | | U | VCC | | | | | | | | | T | VCC | | | | | | | | | R | VSS | | | | | | | | | P | VSS | | | | | | | | | N | VCC | | | | | | | | | М | VCC | | | | | | | | | L | VSS | | | | | | | | | κ | VCC | | | | | | | | | J | VCC DP3# | DP0# | VCC | | н | BSEL1 | GTLREF<br>_SEL | VSS DP2# | DP1# | | G | BSEL2 | BSEL0 | BCLK1 | TESTHI4 | TESTHI5 | TESTHI3 | TESTHI6 | RESET# | D47# | D44# | DSTBN2# | DSTBP2# | D35# | D36# | D32# | D31# | | F | | RSVD | BCLK0 | VTT_SEL | TESTHI0 | TESTHI2 | TESTHI7 | RSVD | VSS | D43# | D41# | VSS | D38# | D37# | VSS | D30# | | E | | VSS | VSS | VSS | VSS | VSS | RSVD | RSVD | D45# | D42# | VSS | D40# | D39# | VSS | D34# | D33# | | D | VTT | VTT | VTT | VTT | VTT | VTT | VSS | RSVD | D46# | VSS | D48# | DBI2# | VSS | D49# | RSVD | VSS | | С | VTT | VTT | VTT | VTT | VTT | VTT | VSS | VCCIO<br>PLL | VSS | D58# | DBI3# | VSS | D54# | DSTBP3# | VSS | D51# | | В | VTT | VTT | VTT | VTT | VTT | VTT | VSS | VSSA | D63# | D59# | VSS | D60# | D57# | VSS | D55# | D53# | | Α | VTT | VTT | VTT | VTT | VTT | VTT | VSS | VCCA | D62# | VSS | RSVD | D61# | VSS | D56# | DSTBN3# | VSS | | | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | Figure 4-2. Landout Diagram (Top View – Right Side) | | | | | | | • | • | | • | _ | | | | _ | |----|-------------------|-----------------|----------------|---------------|-----------------------|-----------------------|----------------|---------|---------|------|-------|---------|-------|------| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | ΑN | VSS | VSS | VCC_<br>SENSE | VSS_<br>SENSE | VCC_MB_<br>REGULATION | VSS_MB_<br>REGULATION | VID_<br>SELECT | VCC | VCC | VSS | VCC | VCC | VSS | VCC | | AN | VSS | VID0 | VID2 | VSS | VID6 | VTTPWRGD | VID7 | VCC | VCC | VSS | VCC | VCC | VSS | VCC | | AL | THERMDA | PROCHOT# | VSS | VID5 | VID1 | VID3 | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VCC | | AK | THERMDC | VSS | ITP_CLK0 | VID4 | VSS | RSVD | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VCC | | AJ | BPM1# | BPM0# | ITP_CLK1 | VSS | A34# | A35# | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VCC | | Al | VSS | RSVD | VSS | A32# | A33# | VSS | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VCC | | AG | TRST# | ВРМ3# | BPM5# | A30# | A31# | A29# | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VCC | | AF | TDO | BPM4# | VSS | A28# | A27# | VSS | VSS | VCC | VCC | VSS | VCC | VCC | VSS | VCC | | AE | TCK | VSS | RSVD | RSVD | VSS | RSVD | VSS | SKTOCC# | VCC | VSS | VCC | VCC | VSS | VCC | | ΑĽ | TDI | BPM2# | BINIT# | VSS | ADSTB1# | A22# | VSS | vcc | | | | | | | | AC | TMS | DBR# | VSS | RSVD | A25# | VSS | VSS | vcc | | | | | | | | AE | VSS | IERR# | MCERR# | A26# | A24# | A17# | VSS | VCC | | | | | | | | AA | VTT_OUT_<br>RIGHT | LL_ID1 | VSS | A21# | A23# | VSS | VSS | VCC | | | | | | | | Y | BOOT<br>SELECT | VSS | RSVD | A20# | VSS | A19# | VSS | vcc | | | | | | | | w | MS_ID0 | TESTHI12 | TESTHI1 | VSS | A16# | A18# | VSS | VCC | | | | | | | | ٧ | MS_ID1 | LL_ID0 | VSS | A15# | A14# | VSS | VSS | VCC | | | | | | | | U | VSS | AP0# | AP1# | A13# | A12# | A10# | VSS | VCC | | | | | | | | т | COMP1 | COMP5 | VSS | A11# | A9# | VSS | VSS | VCC | | | | | | | | R | COMP3 | VSS | FERR#/<br>PBE# | A8# | VSS | ADSTB0# | VSS | vcc | | | | | | | | Р | TESTHI11 | SMI# | INIT# | VSS | RSVD | A4# | VSS | VCC | | | | | | | | N | PWRGOOD | IGNNE# | VSS | RSVD | RSVD | VSS | VSS | VCC | | | | | | | | М | VSS | THER-<br>MTRIP# | STPCLK# | A7# | A5# | REQ2# | VSS | VCC | | | | | | | | L | LINT1 | TESTHI13 | VSS | A6# | A3# | VSS | VSS | VCC | | | | | | | | ĸ | LINT0 | VSS | A20M# | REQ0# | VSS | REQ3# | VSS | VCC | | | | | | | | J | VTT_OUT_<br>LEFT | COMP4 | RSVD | VSS | REQ1# | REQ4# | VSS | vcc | Н | GTLREF0 | GTLREF1 | VSS | RSP# | TESTHI10 | VSS | G | VSS | COMP2 | TESTHI8 | TESTHI9 | PC_REQ# | RSVD | DEFER# | BPRI# | D16# | RSVD | DBI1# | DSTBN1# | D27# | D29# | | F | | EDRDY# | BR0# | VSS | RS1# | RSVD | VSS | D17# | D18# | VSS | D23# | D24# | VSS | D28# | | E | | VSS | TRDY# | HITM# | RSVD | RSVD | RSVD | VSS | D19# | D21# | VSS | DSTBP1# | D26# | VSS | | D | RSVD | ADS# | VSS | HIT# | VSS | VSS | D20# | D12# | VSS | D22# | D15# | VSS | D25# | RSVD | | С | DRDY# | BNR# | LOCK# | VSS | D1# | D3# | VSS | DSTBN0# | RSVD | VSS | D11# | D14# | VSS | D52# | | В | VSS | DBSY# | RS0# | D0# | VSS | D5# | D6# | VSS | DSTBP0# | D10# | VSS | D13# | RSVD | VSS | | А | | VSS | RS2# | D2# | D4# | VSS | D7# | DBI0# | VSS | D8# | D9# | VSS | COMP0 | D50# | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | Table 4-1. Alphabetical Land Assignments Signal Buffer Land **Land Name** Direction Type A3# 15 Source Synch Input/Output P6 A4# Input/Output Source Synch М5 A5# Source Synch Input/Output A6# 14 Input/Output Source Synch A7# M4 Input/Output Source Synch A8# R4 Input/Output Source Synch A9# T5 Source Synch Input/Output A10# U6 Source Synch Input/Output A11# T4 Source Synch Input/Output A12# U5 Source Synch Input/Output A13# U4 Source Synch Input/Output A14# V5 Source Synch Input/Output A15# V4 Source Synch Input/Output A16# W5 Source Synch Input/Output A17# AB6 Source Synch Input/Output W6 A18# Source Synch Input/Output A19# Y6 Input/Output Source Synch A20# Y4 Source Synch Input/Output A20M# К3 Asynch GTL+ Input A21# AA4 Source Synch Input/Output A22# AD6 Source Synch Input/Output A23# AA5 Source Synch Input/Output A24# AB5 Source Synch Input/Output A25# AC5 Input/Output Source Synch A26# AB4 Source Synch Input/Output A27# AF5 Source Synch Input/Output A28# AF4 Source Synch Input/Output A29# AG6 Source Synch Input/Output A30# AG4 Source Synch Input/Output A31# AG5 Input/Output Source Synch A32# AH4 Source Synch Input/Output A33# AH5 Input/Output Source Synch A34# AJ5 Input/Output Source Synch A35# AJ6 Input/Output Source Synch ADS# D2 Common Clock Input/Output ADSTB0# R6 Input/Output Source Synch ADSTB1# AD5 Source Synch Input/Output AP0# U2 Common Clock Input/Output AP1# U3 Common Clock Input/Output BCLK0 F28 Clock Input BCLK1 G28 Clock Input BINIT# AD3 Common Clock Input/Output BNR# C2 Input/Output Common Clock Y1 Power/Other **BOOTSELECT** Input Table 4-1. Alphabetical Land Assignments | | · · · · · | ı | | |-----------|-----------|-----------------------|--------------| | Land Name | Land<br># | Signal Buffer<br>Type | Direction | | BPM0# | AJ2 | Common Clock | Input/Output | | BPM1# | AJ1 | Common Clock | Input/Output | | BPM2# | AD2 | Common Clock | Input/Output | | BPM3# | AG2 | Common Clock | Input/Output | | BPM4# | AF2 | Common Clock | Input/Output | | BPM5# | AG3 | Common Clock | Input/Output | | BPRI# | G8 | Common Clock | Input | | BR0# | F3 | Common Clock | Input/Output | | BSEL0 | G29 | Power/Other | Output | | BSEL1 | H30 | Power/Other | Output | | BSEL2 | G30 | Power/Other | Output | | COMP0 | A13 | Power/Other | Input | | COMP1 | T1 | Power/Other | Input | | COMP2 | G2 | Power/Other | Input | | COMP3 | R1 | Power/Other | Input | | COMP4 | J2 | Power/Other | Input | | COMP5 | T2 | Power/Other | Input | | D0# | B4 | Source Synch | Input/Output | | D1# | C5 | Source Synch | Input/Output | | D2# | A4 | Source Synch | Input/Output | | D3# | C6 | Source Synch | Input/Output | | D4# | A5 | Source Synch | Input/Output | | D5# | В6 | Source Synch | Input/Output | | D6# | В7 | Source Synch | Input/Output | | D7# | A7 | Source Synch | Input/Output | | D8# | A10 | Source Synch | Input/Output | | D9# | A11 | Source Synch | Input/Output | | D10# | B10 | Source Synch | Input/Output | | D11# | C11 | Source Synch | Input/Output | | D12# | D8 | Source Synch | Input/Output | | D13# | B12 | Source Synch | Input/Output | | D14# | C12 | Source Synch | Input/Output | | D15# | D11 | Source Synch | Input/Output | | D16# | G9 | Source Synch | Input/Output | | D17# | F8 | Source Synch | Input/Output | | D18# | F9 | Source Synch | Input/Output | | D19# | E9 | Source Synch | Input/Output | | D20# | D7 | Source Synch | Input/Output | | D21# | E10 | Source Synch | Input/Output | | D22# | D10 | Source Synch | Input/Output | | D23# | F11 | Source Synch | Input/Output | | D24# | F12 | Source Synch | Input/Output | | D25# | D13 | Source Synch | Input/Output | | D26# | E13 | Source Synch | Input/Output | Table 4-1. Alphabetical Land Assignments Signal Buffer Land **Land Name** Direction D27# G13 Source Synch Input/Output D28# F14 Input/Output Source Synch D29# G14 Source Synch Input/Output D30# F15 Input/Output Source Synch D31# G15 Input/Output Source Synch D32# G16 Input/Output Source Synch D33# E15 Source Synch Input/Output D34# E16 Source Synch Input/Output D35# G18 Source Synch Input/Output D36# G17 Source Synch Input/Output D37# F17 Source Synch Input/Output D38# F18 Source Synch Input/Output D39# E18 Source Synch Input/Output D40# E19 Source Synch Input/Output D41# F20 Source Synch Input/Output D42# F21 Input/Output Source Synch D43# F21 Source Synch Input/Output D44# G21 Input/Output Source Synch D45# E22 Input/Output Source Synch D46# D22 Source Synch Input/Output D47# G22 Source Synch Input/Output D48# D20 Source Synch Input/Output D49# D17 Source Synch Input/Output D50# A14 Input/Output Source Synch D51# C15 Source Synch Input/Output D52# C14 Source Synch Input/Output D53# B15 Source Synch Input/Output D54# C18 Source Synch Input/Output D55# B16 Source Synch Input/Output D56# A17 Input/Output Source Synch D57# B18 Source Synch Input/Output D58# C21 Input/Output Source Synch D59# B21 Source Synch Input/Output D60# Input/Output B19 Source Synch D61# A19 Source Synch Input/Output D62# A22 Input/Output Source Synch D63# B22 Source Synch Input/Output DBI0# Α8 Source Synch Input/Output DBI1# G11 Source Synch Input/Output DBI2# D19 Source Synch Input/Output DBI3# C20 Source Synch Input/Output DBR# AC2 Power/Other Output DBSY# B2 Input/Output Common Clock Common Clock DEFER# G7 Input Table 4-1. Alphabetical Land Assignments | | T | | | |----------------------|-----------|-----------------------|--------------| | Land Name | Land<br># | Signal Buffer<br>Type | Direction | | DP0# | J16 | Common Clock | Input/Output | | DP1# | H15 | Common Clock | Input/Output | | DP2# | H16 | Common Clock | Input/Output | | DP3# | J17 | Common Clock | Input/Output | | DRDY# | C1 | Common Clock | Input/Output | | DSTBN0# | C8 | Source Synch | Input/Output | | DSTBN1# | G12 | Source Synch | Input/Output | | DSTBN2# | G20 | Source Synch | Input/Output | | DSTBN3# | A16 | Source Synch | Input/Output | | DSTBP0# | В9 | Source Synch | Input/Output | | DSTBP1# | E12 | Source Synch | Input/Output | | DSTBP2# | G19 | Source Synch | Input/Output | | DSTBP3# | C17 | Source Synch | Input/Output | | EDRDY# <sup>1</sup> | F2 | Common Clock | Input | | FERR#/PBE# | R3 | Asynch GTL+ | Output | | GTLREF_SEL | H29 | Power/Other | _ | | GTLREF0 | H1 | Power/Other | Input | | GTLREF1 | H2 | _ | _ | | HIT# | D4 | Common Clock | Input/Output | | HITM# | E4 | Common Clock | Input/Output | | IERR# | AB2 | Asynch GTL+ | Output | | IGNNE# | N2 | Asynch GTL+ | Input | | INIT# | P3 | Asynch GTL+ | Input | | ITP_CLK0 | AK3 | TAP | Input | | ITP_CLK1 | AJ3 | TAP | Input | | LINT0 | K1 | Asynch GTL+ | Input | | LINT1 | L1 | Asynch GTL+ | Input | | LL_ID0 | V2 | Power/Other | Output | | LL_ID1 | AA2 | Power/Other | Output | | LOCK# | C3 | Common Clock | Input/Output | | MCERR# | AB3 | Common Clock | Input/Output | | MS_ID0 | W1 | Power/Other | Output | | MS_ID1 | V1 | Power/Other | Output | | PC_REQ# <sup>1</sup> | G5 | Common Clock | Output | | PROCHOT# | AL2 | Asynch GTL+ | Input/Output | | PWRGOOD | N1 | Power/Other | Input | | REQ0# | K4 | Source Synch | Input/Output | | REQ1# | J5 | Source Synch | Input/Output | | REQ2# | M6 | Source Synch | Input/Output | | REQ3# | K6 | Source Synch | Input/Output | | REQ4# | J6 | Source Synch | Input/Output | | RESERVED | A20 | _ | _ | | RESERVED | AC4 | _ | _ | | RESERVED | AE3 | _ | _ | Table 4-1. Alphabetical Land Assignments Signal Buffer Type Land Direction **Land Name** RESERVED AE4 RESERVED AE6 RESERVED AH2 RESERVED C9 RESERVED D1 RESERVED D14 RESERVED D16 RESERVED E23 **RESERVED** RESERVED E5 RESERVED E6 **RESERVED** E7 RESERVED F23 RESERVED F29 **RESERVED** F6 G10 RESERVED RESERVED B13 \_ \_ RESERVED J3 RESERVED N4 RESERVED N5 RESERVED P5 RESERVED Υ3 RESERVED D23 RESERVED AK6 RESERVED G6 RESET# G23 Common Clock Input RS0# ВЗ Common Clock Input RS1# F5 Common Clock Input Common Clock RS2# АЗ Input RSP# H4 Common Clock Input SKTOCC# AE8 Power/Other Output SMI# P2 Asynch GTL+ Input STPCLK# МЗ Asynch GTL+ Input TCK AE1 TAP Input TDI AD1 TAP Input TDO AF1 TAP Output TESTHI0 F26 Power/Other Input TESTHI1 W3 Power/Other Input TESTHI2 F25 Power/Other Input TESTHI3 G25 Power/Other Input TESTHI4 G27 Power/Other Input TESTHI5 G26 Power/Other Input TESTHI6 G24 Power/Other Input TESTHI7 F24 Power/Other Input Table 4-1. Alphabetical Land Assignments | | <u> </u> | I | | |------------|-----------|-----------------------|-----------| | Land Name | Land<br># | Signal Buffer<br>Type | Direction | | TESTHI8 | G3 | Power/Other | Input | | TESTHI9 | G4 | Power/Other | Input | | TESTHI10 | H5 | Power/Other | Input | | TESTHI11 | P1 | Power/Other | Input | | TESTHI12 | W2 | Power/Other | Input | | TESTHI13 | L2 | Power/Other | Input | | THERMDA | AL1 | Power/Other | _ | | THERMDC | AK1 | Power/Other | _ | | THERMTRIP# | M2 | Asynch GTL+ | Output | | TMS | AC1 | TAP | Input | | TRDY# | E3 | Common Clock | Input | | TRST# | AG1 | TAP | Input | | VCC | AA8 | Power/Other | _ | | VCC | AB8 | Power/Other | | | VCC | AC23 | Power/Other | _ | | VCC | AC24 | Power/Other | _ | | VCC | AC25 | Power/Other | _ | | VCC | AC26 | Power/Other | _ | | VCC | AC27 | Power/Other | _ | | VCC | AC28 | Power/Other | _ | | VCC | AC29 | Power/Other | _ | | VCC | AC30 | Power/Other | _ | | VCC | AC8 | Power/Other | Ī | | VCC | AD23 | Power/Other | _ | | VCC | AD24 | Power/Other | _ | | VCC | AD25 | Power/Other | ı | | VCC | AD26 | Power/Other | _ | | VCC | AD27 | Power/Other | _ | | VCC | AD28 | Power/Other | _ | | VCC | AD29 | Power/Other | _ | | VCC | AD30 | Power/Other | _ | | VCC | AD8 | Power/Other | Ī | | VCC | AE11 | Power/Other | _ | | VCC | AE12 | Power/Other | _ | | VCC | AE14 | Power/Other | Ī | | VCC | AE15 | Power/Other | _ | | VCC | AE18 | Power/Other | _ | | VCC | AE19 | Power/Other | _ | | VCC | AE21 | Power/Other | _ | | VCC | AE22 | Power/Other | _ | | VCC | AE23 | Power/Other | _ | | VCC | AE9 | Power/Other | _ | | VCC | AF11 | Power/Other | | | VCC | AF12 | Power/Other | | Table 4-1. Alphabetical Land Assignments Signal Buffer Type Land **Land Name Direction** VCC AF14 Power/Other VCC AF15 Power/Other VCC AF18 Power/Other VCC AF19 Power/Other VCC AF21 Power/Other VCC AF22 Power/Other VCC AF8 Power/Other VCC AF9 Power/Other VCC AG11 Power/Other VCC AG12 Power/Other VCC AG14 Power/Other VCC AG15 Power/Other VCC AG18 Power/Other VCC AG19 Power/Other VCC AG21 Power/Other VCC AG22 Power/Other VCC AG25 Power/Other \_ VCC AG26 Power/Other VCC AG27 Power/Other VCC AG28 Power/Other VCC AG29 Power/Other VCC AG30 Power/Other VCC AG8 Power/Other VCC AG9 Power/Other VCC AH11 Power/Other VCC AH12 Power/Other VCC AH14 Power/Other VCC AH15 Power/Other VCC AH18 Power/Other VCC AH19 Power/Other VCC AH21 Power/Other VCC AH22 Power/Other VCC AH25 Power/Other VCC AH26 Power/Other VCC AH27 Power/Other VCC AH28 Power/Other VCC AH29 Power/Other VCC AH30 Power/Other VCC AH8 Power/Other VCC AH9 Power/Other VCC AJ11 Power/Other VCC AJ12 Power/Other VCC AJ14 Power/Other VCC AJ15 Power/Other Table 4-1. Alphabetical Land Assignments | Land Name | Land<br># | Signal Buffer<br>Type | Direction | |-----------|-----------|-----------------------|-----------| | VCC | AJ18 | Power/Other | _ | | VCC | AJ19 | Power/Other | - | | VCC | AJ21 | Power/Other | _ | | VCC | AJ22 | Power/Other | _ | | VCC | AJ25 | Power/Other | _ | | VCC | AJ26 | Power/Other | _ | | VCC | AJ8 | Power/Other | _ | | VCC | AJ9 | Power/Other | ı | | VCC | AK11 | Power/Other | ı | | VCC | AK12 | Power/Other | _ | | VCC | AK14 | Power/Other | ı | | VCC | AK15 | Power/Other | I | | VCC | AK18 | Power/Other | l | | VCC | AK19 | Power/Other | I | | VCC | AK21 | Power/Other | ı | | VCC | AK22 | Power/Other | _ | | VCC | AK25 | Power/Other | _ | | VCC | AK26 | Power/Other | _ | | VCC | AK8 | Power/Other | _ | | VCC | AK9 | Power/Other | _ | | VCC | AL11 | Power/Other | _ | | VCC | AL12 | Power/Other | _ | | VCC | AL14 | Power/Other | _ | | VCC | AL15 | Power/Other | _ | | VCC | AL18 | Power/Other | _ | | VCC | AL19 | Power/Other | _ | | VCC | AL21 | Power/Other | _ | | VCC | AL22 | Power/Other | _ | | VCC | AL25 | Power/Other | _ | | VCC | AL26 | Power/Other | _ | | VCC | AL29 | Power/Other | _ | | VCC | AL30 | Power/Other | _ | | VCC | AL8 | Power/Other | _ | | VCC | AL9 | Power/Other | _ | | VCC | AM11 | Power/Other | _ | | VCC | AM12 | Power/Other | _ | | VCC | AM14 | Power/Other | _ | | VCC | AM15 | Power/Other | 1 | | VCC | AM18 | Power/Other | _ | | VCC | AM19 | Power/Other | _ | | VCC | AM21 | Power/Other | | | VCC | AM22 | Power/Other | | | VCC | AM25 | Power/Other | | | VCC | AM26 | Power/Other | _ | | | | | | Table 4-1. Alphabetical Land Assignments Signal Buffer Type Land **Land Name** Direction VCC AM29 Power/Other VCC AM30 Power/Other VCC AM8 Power/Other VCC AM9 Power/Other VCC AN11 Power/Other VCC AN12 Power/Other VCC AN14 Power/Other VCC AN15 Power/Other VCC AN18 Power/Other VCC AN19 Power/Other VCC AN21 Power/Other VCC AN22 Power/Other VCC AN25 Power/Other VCC AN26 Power/Other VCC AN29 Power/Other VCC AN30 Power/Other VCC AN8 Power/Other \_ VCC AN9 Power/Other VCC J10 Power/Other VCC J11 Power/Other VCC J12 Power/Other VCC J13 Power/Other VCC J14 Power/Other VCC J15 Power/Other VCC J18 Power/Other VCC J19 Power/Other VCC J20 Power/Other VCC J21 Power/Other VCC J22 Power/Other VCC J23 Power/Other VCC J24 Power/Other VCC J25 Power/Other VCC J26 Power/Other VCC J27 Power/Other VCC J28 Power/Other VCC J29 Power/Other VCC J30 Power/Other VCC J8 Power/Other VCC J9 Power/Other VCC K23 Power/Other VCC K24 Power/Other VCC K25 Power/Other VCC K26 Power/Other VCC K27 Power/Other Table 4-1. Alphabetical Land Assignments | Land Name | Land<br># | Signal Buffer<br>Type | Direction | |-----------|-----------|-----------------------|-----------| | VCC | K28 | Power/Other | _ | | VCC | K29 | Power/Other | _ | | VCC | K30 | Power/Other | _ | | VCC | K8 | Power/Other | _ | | VCC | L8 | Power/Other | _ | | VCC | M23 | Power/Other | _ | | VCC | M24 | Power/Other | _ | | VCC | M25 | Power/Other | _ | | VCC | M26 | Power/Other | _ | | VCC | M27 | Power/Other | _ | | VCC | M28 | Power/Other | _ | | VCC | M29 | Power/Other | _ | | VCC | M30 | Power/Other | _ | | VCC | M8 | Power/Other | _ | | VCC | N23 | Power/Other | _ | | VCC | N24 | Power/Other | _ | | VCC | N25 | Power/Other | _ | | VCC | N26 | Power/Other | _ | | VCC | N27 | Power/Other | _ | | VCC | N28 | Power/Other | _ | | VCC | N29 | Power/Other | _ | | VCC | N30 | Power/Other | _ | | VCC | N8 | Power/Other | _ | | VCC | P8 | Power/Other | _ | | VCC | R8 | Power/Other | _ | | VCC | T23 | Power/Other | _ | | VCC | T24 | Power/Other | _ | | VCC | T25 | Power/Other | _ | | VCC | T26 | Power/Other | _ | | VCC | T27 | Power/Other | _ | | VCC | T28 | Power/Other | _ | | VCC | T29 | Power/Other | _ | | VCC | T30 | Power/Other | _ | | VCC | T8 | Power/Other | _ | | VCC | U23 | Power/Other | _ | | VCC | U24 | Power/Other | _ | | VCC | U25 | Power/Other | _ | | VCC | U26 | Power/Other | _ | | VCC | U27 | Power/Other | _ | | VCC | U28 | Power/Other | _ | | VCC | U29 | Power/Other | _ | | VCC | U30 | Power/Other | _ | | VCC | U8 | Power/Other | _ | | VCC | V8 | Power/Other | _ | Table 4-1. Alphabetical Land Assignments Signal Buffer Type Land **Land Name Direction** VCC W23 Power/Other VCC W24 Power/Other VCC W25 Power/Other VCC W26 Power/Other VCC W27 Power/Other VCC W28 Power/Other VCC W29 Power/Other VCC W30 Power/Other VCC W8 Power/Other VCC Y23 Power/Other VCC Y24 Power/Other VCC Y25 Power/Other VCC Y26 Power/Other VCC Y27 Power/Other VCC Y28 Power/Other VCC Y29 Power/Other VCC Y30 Power/Other \_ VCC Y8 Power/Other VCC\_MB\_ REGULATION AN5 Power/Other Output **VCCA** A23 Power/Other VCCIOPLL C23 Power/Other VCC\_SENSE AN3 Power/Other Output VID\_SELECT AN7 Power/Other Output VID0 AM2 Power/Other Output VID1 AL5 Power/Other Output VID2 AM3 Power/Other Output VID3 AL6 Power/Other Output VID4 AK4 Power/Other Output VID5 AL4 Power/Other Output VID6 AM5 Power/Other Output VID7 AM7 Power/Other Output VSS A12 Power/Other VSS A15 Power/Other VSS A18 Power/Other VSS A2 Power/Other VSS A21 Power/Other \_ VSS A24 Power/Other VSS A6 Power/Other VSS Α9 Power/Other VSS AA23 Power/Other \_ VSS AA24 Power/Other VSS AA25 Power/Other VSS AA26 Power/Other Table 4-1. Alphabetical Land Assignments | Land Name | Land<br># | Signal Buffer<br>Type | Direction | |-----------|-----------|-----------------------|-----------| | VSS | AA27 | Power/Other | _ | | VSS | AA28 | Power/Other | | | VSS | AA29 | Power/Other | _ | | VSS | AA3 | Power/Other | _ | | VSS | AA30 | Power/Other | _ | | VSS | AA6 | Power/Other | _ | | VSS | AA7 | Power/Other | _ | | VSS | AB1 | Power/Other | _ | | VSS | AB23 | Power/Other | _ | | VSS | AB24 | Power/Other | _ | | VSS | AB25 | Power/Other | _ | | VSS | AB26 | Power/Other | _ | | VSS | AB27 | Power/Other | _ | | VSS | AB28 | Power/Other | _ | | VSS | AB29 | Power/Other | _ | | VSS | AB30 | Power/Other | _ | | VSS | AB7 | Power/Other | _ | | VSS | AC3 | Power/Other | _ | | VSS | AC6 | Power/Other | _ | | VSS | AC7 | Power/Other | _ | | VSS | AD4 | Power/Other | _ | | VSS | AD7 | Power/Other | _ | | VSS | AE10 | Power/Other | _ | | VSS | AE13 | Power/Other | _ | | VSS | AE16 | Power/Other | _ | | VSS | AE17 | Power/Other | _ | | VSS | AE2 | Power/Other | _ | | VSS | AE20 | Power/Other | _ | | VSS | AE24 | Power/Other | _ | | VSS | AE25 | Power/Other | _ | | VSS | AE26 | Power/Other | _ | | VSS | AE27 | Power/Other | _ | | VSS | AE28 | Power/Other | _ | | VSS | AE29 | Power/Other | _ | | VSS | AE30 | Power/Other | _ | | VSS | AE5 | Power/Other | _ | | VSS | AE7 | Power/Other | _ | | VSS | AF10 | Power/Other | _ | | VSS | AF13 | Power/Other | _ | | VSS | AF16 | Power/Other | _ | | VSS | AF17 | Power/Other | _ | | VSS | AF20 | Power/Other | _ | | VSS | AF23 | Power/Other | _ | | VSS | AF24 | Power/Other | _ | | L | <u> </u> | l | | Table 4-1. Alphabetical Land Assignments Signal Buffer Type Land **Land Name** Direction VSS AF25 Power/Other VSS AF26 Power/Other VSS AF27 Power/Other VSS AF28 Power/Other VSS AF29 Power/Other VSS AF3 Power/Other VSS AF30 Power/Other VSS AF6 Power/Other VSS AF7 Power/Other VSS AG10 Power/Other VSS AG13 Power/Other VSS AG16 Power/Other VSS AG17 Power/Other VSS AG20 Power/Other VSS AG23 Power/Other VSS AG24 Power/Other VSS AG7 Power/Other \_ VSS AH1 Power/Other VSS AH10 Power/Other VSS AH13 Power/Other VSS AH16 Power/Other VSS AH17 Power/Other VSS AH20 Power/Other VSS AH23 Power/Other VSS AH24 Power/Other VSS AH3 Power/Other VSS AH6 Power/Other VSS AH7 Power/Other VSS AJ10 Power/Other AJ13 VSS Power/Other VSS AJ16 Power/Other VSS AJ17 Power/Other VSS AJ20 Power/Other VSS AJ23 Power/Other VSS AJ24 Power/Other VSS AJ27 Power/Other VSS AJ28 Power/Other VSS AJ29 Power/Other VSS AJ30 Power/Other VSS AJ4 Power/Other VSS AJ7 Power/Other VSS AK10 Power/Other VSS AK13 Power/Other VSS AK16 Power/Other Table 4-1. Alphabetical Land Assignments | Land Name | Land<br># | Signal Buffer<br>Type | Direction | |-----------|-----------|-----------------------|-----------| | VSS | AK17 | Power/Other | _ | | VSS | AK2 | Power/Other | _ | | VSS | AK20 | Power/Other | _ | | VSS | AK23 | Power/Other | _ | | VSS | AK24 | Power/Other | _ | | VSS | AK27 | Power/Other | _ | | VSS | AK28 | Power/Other | _ | | VSS | AK29 | Power/Other | _ | | VSS | AK30 | Power/Other | _ | | VSS | AK5 | Power/Other | _ | | VSS | AK7 | Power/Other | _ | | VSS | AL10 | Power/Other | _ | | VSS | AL13 | Power/Other | _ | | VSS | AL16 | Power/Other | _ | | VSS | AL17 | Power/Other | _ | | VSS | AL20 | Power/Other | _ | | VSS | AL23 | Power/Other | _ | | VSS | AL24 | Power/Other | _ | | VSS | AL27 | Power/Other | _ | | VSS | AL28 | Power/Other | _ | | VSS | AL3 | Power/Other | _ | | VSS | AL7 | Power/Other | _ | | VSS | AM1 | Power/Other | _ | | VSS | AM10 | Power/Other | _ | | VSS | AM13 | Power/Other | _ | | VSS | AM16 | Power/Other | _ | | VSS | AM17 | Power/Other | _ | | VSS | AM20 | Power/Other | _ | | VSS | AM23 | Power/Other | _ | | VSS | AM24 | Power/Other | _ | | VSS | AM27 | Power/Other | _ | | VSS | AM28 | Power/Other | ı | | VSS | AM4 | Power/Other | _ | | VSS | AN1 | Power/Other | _ | | VSS | AN10 | Power/Other | l | | VSS | AN13 | Power/Other | ı | | VSS | AN16 | Power/Other | _ | | VSS | AN17 | Power/Other | | | VSS | AN2 | Power/Other | | | VSS | AN20 | Power/Other | | | VSS | AN23 | Power/Other | _ | | VSS | AN24 | Power/Other | _ | | VSS | AN27 | Power/Other | _ | | VSS | AN28 | Power/Other | _ | Table 4-1. Alphabetical Land Assignments Signal Buffer Type Land **Land Name Direction** В1 VSS Power/Other VSS B11 Power/Other VSS B14 Power/Other VSS B17 Power/Other VSS B20 Power/Other VSS B24 Power/Other VSS B5 Power/Other VSS B8 Power/Other VSS C10 Power/Other VSS C13 Power/Other VSS C16 Power/Other VSS C19 Power/Other VSS C22 Power/Other VSS C24 Power/Other VSS C4 Power/Other VSS C7 Power/Other VSS D12 Power/Other \_ VSS D15 Power/Other VSS D18 Power/Other VSS D21 Power/Other VSS D24 Power/Other VSS D3 Power/Other VSS D5 Power/Other VSS D6 Power/Other VSS D9 Power/Other VSS E11 Power/Other VSS E14 Power/Other VSS E17 Power/Other E2 VSS Power/Other VSS E20 Power/Other VSS E25 Power/Other VSS E26 Power/Other VSS E27 Power/Other VSS E28 Power/Other VSS E29 Power/Other VSS E8 Power/Other VSS F10 Power/Other VSS F13 Power/Other VSS F16 Power/Other VSS F19 Power/Other VSS F22 Power/Other F4 VSS Power/Other VSS F7 Power/Other VSS G1 Power/Other Table 4-1. Alphabetical Land Assignments | Assignments | | | | |-------------|-----------|-----------------------|-----------| | Land Name | Land<br># | Signal Buffer<br>Type | Direction | | VSS | H10 | Power/Other | | | VSS | H11 | Power/Other | | | VSS | H12 | Power/Other | _ | | VSS | H13 | Power/Other | _ | | VSS | H14 | Power/Other | _ | | VSS | H17 | Power/Other | _ | | VSS | H18 | Power/Other | _ | | VSS | H19 | Power/Other | | | VSS | H20 | Power/Other | _ | | VSS | H21 | Power/Other | _ | | VSS | H22 | Power/Other | _ | | VSS | H23 | Power/Other | _ | | VSS | H24 | Power/Other | _ | | VSS | H25 | Power/Other | _ | | VSS | H26 | Power/Other | _ | | VSS | H27 | Power/Other | _ | | VSS | H28 | Power/Other | _ | | VSS | НЗ | Power/Other | _ | | VSS | H6 | Power/Other | _ | | VSS | H7 | Power/Other | _ | | VSS | H8 | Power/Other | _ | | VSS | H9 | Power/Other | _ | | VSS | J4 | Power/Other | _ | | VSS | J7 | Power/Other | _ | | VSS | K2 | Power/Other | _ | | VSS | K5 | Power/Other | _ | | VSS | K7 | Power/Other | _ | | VSS | L23 | Power/Other | _ | | VSS | L24 | Power/Other | _ | | VSS | L25 | Power/Other | _ | | VSS | L26 | Power/Other | _ | | VSS | L27 | Power/Other | _ | | VSS | L28 | Power/Other | _ | | VSS | L29 | Power/Other | _ | | VSS | L3 | Power/Other | _ | | VSS | L30 | Power/Other | | | VSS | L6 | Power/Other | _ | | VSS | L7 | Power/Other | _ | | VSS | M1 | Power/Other | _ | | VSS | M7 | Power/Other | _ | | VSS | N3 | Power/Other | _ | | VSS | N6 | Power/Other | _ | | VSS | N7 | Power/Other | 1 | | VSS | P23 | Power/Other | _ | | | | | | Table 4-1. Alphabetical Land Assignments | | Assignments | | | | |-----------------------|-------------|-----------------------|-----------|--| | Land Name | Land<br># | Signal Buffer<br>Type | Direction | | | VSS | P24 | Power/Other | _ | | | VSS | P25 | Power/Other | _ | | | VSS | P26 | Power/Other | _ | | | VSS | P27 | Power/Other | _ | | | VSS | P28 | Power/Other | _ | | | VSS | P29 | Power/Other | _ | | | VSS | P30 | Power/Other | _ | | | VSS | P4 | Power/Other | _ | | | VSS | P7 | Power/Other | _ | | | VSS | R2 | Power/Other | _ | | | VSS | R23 | Power/Other | _ | | | VSS | R24 | Power/Other | _ | | | VSS | R25 | Power/Other | _ | | | VSS | R26 | Power/Other | _ | | | VSS | R27 | Power/Other | _ | | | VSS | R28 | Power/Other | _ | | | VSS | R29 | Power/Other | _ | | | VSS | R30 | Power/Other | _ | | | VSS | R5 | Power/Other | _ | | | VSS | R7 | Power/Other | _ | | | VSS | T3 | Power/Other | _ | | | VSS | T6 | Power/Other | _ | | | VSS | T7 | Power/Other | _ | | | VSS | U1 | Power/Other | _ | | | VSS | U7 | Power/Other | _ | | | VSS | V23 | Power/Other | _ | | | VSS | V24 | Power/Other | _ | | | VSS | V25 | Power/Other | _ | | | VSS | V26 | Power/Other | _ | | | VSS | V27 | Power/Other | _ | | | VSS | V28 | Power/Other | _ | | | VSS | V29 | Power/Other | _ | | | VSS | V3 | Power/Other | _ | | | VSS | V30 | Power/Other | _ | | | VSS | V6 | Power/Other | | | | VSS | V7 | Power/Other | _ | | | VSS | W4 | Power/Other | _ | | | VSS | W7 | Power/Other | _ | | | VSS | Y2 | Power/Other | _ | | | VSS | Y5 | Power/Other | _ | | | VSS | Y7 | Power/Other | | | | VSS_MB_<br>REGULATION | AN6 | Power/Other | Output | | | VSSA | B23 | Power/Other | _ | | Table 4-1. Alphabetical Land Assignments | VSS_SENSE AN4 Power/Other Output VTT A25 Power/Other — VTT A26 Power/Other — VTT A27 Power/Other — VTT A28 Power/Other — VTT A29 Power/Other — VTT A30 Power/Other — VTT B25 Power/Other — VTT B26 Power/Other — VTT B27 Power/Other — VTT B28 Power/Other — VTT B29 Power/Other — VTT B30 Power/Other — VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT D26 Power/Ot | Land Name | Land<br># | Signal Buffer<br>Type | Direction | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------|-----------------------|-----------| | VTT A26 Power/Other — VTT A27 Power/Other — VTT A28 Power/Other — VTT A29 Power/Other — VTT A30 Power/Other — VTT B25 Power/Other — VTT B26 Power/Other — VTT B27 Power/Other — VTT B28 Power/Other — VTT B29 Power/Other — VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D29 Power/Other | VSS_SENSE | AN4 | Power/Other | Output | | VTT A27 Power/Other — VTT A28 Power/Other — VTT A29 Power/Other — VTT A30 Power/Other — VTT B25 Power/Other — VTT B26 Power/Other — VTT B27 Power/Other — VTT B28 Power/Other — VTT B29 Power/Other — VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other | VTT | A25 | Power/Other | _ | | VTT A28 Power/Other — VTT A29 Power/Other — VTT A30 Power/Other — VTT B25 Power/Other — VTT B26 Power/Other — VTT B27 Power/Other — VTT B28 Power/Other — VTT B29 Power/Other — VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other | VTT | A26 | Power/Other | _ | | VTT A29 Power/Other — VTT A30 Power/Other — VTT B25 Power/Other — VTT B26 Power/Other — VTT B27 Power/Other — VTT B28 Power/Other — VTT B29 Power/Other — VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT_OUT_LEFT J1 Power/Other | VTT | A27 | Power/Other | _ | | VTT A30 Power/Other — VTT B25 Power/Other — VTT B26 Power/Other — VTT B27 Power/Other — VTT B28 Power/Other — VTT B29 Power/Other — VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output | VTT | A28 | Power/Other | _ | | VTT B25 Power/Other — VTT B26 Power/Other — VTT B27 Power/Other — VTT B28 Power/Other — VTT B29 Power/Other — VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT C30 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output | VTT | A29 | Power/Other | _ | | VTT B26 Power/Other — VTT B27 Power/Other — VTT B28 Power/Other — VTT B29 Power/Other — VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT C30 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT_OUT_LEFT J1 Power/Other Output | VTT | A30 | Power/Other | _ | | VTT B27 Power/Other — VTT B28 Power/Other — VTT B29 Power/Other — VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT C30 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT_OUT_LEFT J1 Power/Other Output | VTT | B25 | Power/Other | _ | | VTT B28 Power/Other — VTT B29 Power/Other — VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT C30 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output | VTT | B26 | Power/Other | _ | | VTT B29 Power/Other — VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output | VTT | B27 | Power/Other | _ | | VTT B30 Power/Other — VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT C30 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output | VTT | B28 | Power/Other | _ | | VTT C25 Power/Other — VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT C30 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_RIGHT AA1 Power/Other Output | VTT | B29 | Power/Other | _ | | VTT C26 Power/Other — VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT C30 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_RIGHT AA1 Power/Other Output | VTT | B30 | Power/Other | _ | | VTT C27 Power/Other — VTT C28 Power/Other — VTT C29 Power/Other — VTT C30 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_LEFT AA1 Power/Other Output | VTT | C25 | Power/Other | _ | | VTT C28 Power/Other — VTT C29 Power/Other — VTT C30 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_RIGHT AA1 Power/Other Output | VTT | C26 | Power/Other | _ | | VTT C29 Power/Other — VTT C30 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_RIGHT AA1 Power/Other Output | VTT | C27 | Power/Other | _ | | VTT C30 Power/Other — VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_RIGHT AA1 Power/Other Output | VTT | C28 | Power/Other | _ | | VTT D25 Power/Other — VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_RIGHT AA1 Power/Other Output | VTT | C29 | Power/Other | _ | | VTT D26 Power/Other — VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_RIGHT AA1 Power/Other Output | VTT | C30 | Power/Other | _ | | VTT D27 Power/Other — VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_RIGHT AA1 Power/Other Output | VTT | D25 | Power/Other | _ | | VTT D28 Power/Other — VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_ AA1 Power/Other Output | VTT | D26 | Power/Other | _ | | VTT D29 Power/Other — VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_ AA1 Power/Other Output | VTT | D27 | Power/Other | _ | | VTT D30 Power/Other — VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_ AA1 Power/Other Output | VTT | D28 | Power/Other | _ | | VTT_OUT_LEFT J1 Power/Other Output VTT_OUT_ | VTT | D29 | Power/Other | _ | | VTT_OUT_ AA1 Power/Other Output | VTT | D30 | Power/Other | _ | | | VTT_OUT_LEFT | J1 | Power/Other | Output | | VTT SEL F27 Power/Other Output | VTT_OUT_<br>RIGHT | AA1 | Power/Other | Output | | _ | VTT_SEL | F27 | Power/Other | Output | | VTTPWRGD AM6 Power/Other Input | VTTPWRGD | AM6 | Power/Other | Input | ### NOTES: EDRDY# and PC\_REQ# are not features of the Celeron D processor in the 775-land package. They are included here for future processor compatibility. **Table 4-2. Numerical Land Assignments** Signal Buffer Land **Land Name** Direction A2 VSS Power/Other RS2# АЗ Common Clock Input D2# A4 Source Synch Input/Output A5 D4# Source Synch Input/Output A6 VSS Power/Other Α7 D7# Source Synch Input/Output A8 DBI0# Source Synch Input/Output Α9 VSS Power/Other A10 D8# Source Synch Input/Output A11 D9# Source Synch Input/Output A12 VSS Power/Other Power/Other A13 COMP0 Input D50# A14 Source Synch Input/Output A15 VSS Power/Other A16 DSTBN3# Source Synch Input/Output A17 D56# Source Synch Input/Output A18 VSS Power/Other A19 D61# Source Synch Input/Output A20 RESERVED VSS Power/Other A21 A22 D62# Source Synch Input/Output A23 VCCA Power/Other A24 VSS Power/Other A25 VTT Power/Other VTT Power/Other A26 A27 VTT Power/Other A28 VTT Power/Other VTT A29 Power/Other A30 VTT Power/Other B1 VSS Power/Other B2 DBSY# Common Clock Input/Output ВЗ RS0# Common Clock Input B4 D0# Source Synch Input/Output B5 VSS Power/Other B6 D5# Source Synch Input/Output D6# B7 Source Synch Input/Output В8 VSS Power/Other В9 DSTBP0# Source Synch Input/Output B10 D10# Source Synch Input/Output B11 B12 B13 B14 B15 VSS D13# RESERVED VSS D53# Power/Other Source Synch Power/Other Source Synch **Table 4-2. Numerical Land Assignments** | Table | | Cai Laila A3 | J | |-----------|-----------|-----------------------|--------------| | Land<br># | Land Name | Signal Buffer<br>Type | Direction | | B16 | D55# | Source Synch | Input/Output | | B17 | VSS | Power/Other | _ | | B18 | D57# | Source Synch | Input/Output | | B19 | D60# | Source Synch | Input/Output | | B20 | VSS | Power/Other | - | | B21 | D59# | Source Synch | Input/Output | | B22 | D63# | Source Synch | Input/Output | | B23 | VSSA | Power/Other | I | | B24 | VSS | Power/Other | | | B25 | VTT | Power/Other | _ | | B26 | VTT | Power/Other | - | | B27 | VTT | Power/Other | | | B28 | VTT | Power/Other | I | | B29 | VTT | Power/Other | 1 | | B30 | VTT | Power/Other | | | C1 | DRDY# | Common Clock | Input/Output | | C2 | BNR# | Common Clock | Input/Output | | C3 | LOCK# | Common Clock | Input/Output | | C4 | VSS | Power/Other | | | C5 | D1# | Source Synch | Input/Output | | C6 | D3# | Source Synch | Input/Output | | C7 | VSS | Power/Other | I | | C8 | DSTBN0# | Source Synch | Input/Output | | C9 | RESERVED | _ | | | C10 | VSS | Power/Other | | | C11 | D11# | Source Synch | Input/Output | | C12 | D14# | Source Synch | Input/Output | | C13 | VSS | Power/Other | I | | C14 | D52# | Source Synch | Input/Output | | C15 | D51# | Source Synch | Input/Output | | C16 | VSS | Power/Other | I | | C17 | DSTBP3# | Source Synch | Input/Output | | C18 | D54# | Source Synch | Input/Output | | C19 | VSS | Power/Other | I | | C20 | DBI3# | Source Synch | Input/Output | | C21 | D58# | Source Synch | Input/Output | | C22 | VSS | Power/Other | _ | | C23 | VCCIOPLL | Power/Other | _ | | C24 | VSS | Power/Other | _ | | C25 | VTT | Power/Other | _ | | C26 | VTT | Power/Other | _ | | C27 | VTT | Power/Other | _ | | C28 | VTT | Power/Other | _ | | C29 | VTT | Power/Other | _ | Datasheet 53 Input/Output Input/Output E14 **Table 4-2. Numerical Land Assignments** Signal Buffer Land **Land Name Direction** C30 VTTPower/Other D1 RESERVED D2 ADS# Common Clock Input/Output D3 VSS Power/Other D4 HIT# Input/Output Common Clock D5 VSS Power/Other VSS Power/Other D6 D7 D20# Source Synch Input/Output D12# D8 Source Synch Input/Output D9 VSS Power/Other D10 D22# Source Synch Input/Output D11 D15# Source Synch Input/Output VSS D12 Power/Other D13 D25# Input/Output Source Synch RESERVED D14 D15 VSS Power/Other RESERVED D16 D17 D49# Source Synch Input/Output D18 VSS Power/Other DBI2# D19 Source Synch Input/Output D20 D48# Source Synch Input/Output D21 VSS Power/Other D22 D46# Source Synch Input/Output RESERVED D23 D24 VSS Power/Other D25 VTT Power/Other VTT D26 Power/Other VTT D27 Power/Other D28 VTT Power/Other D29 VTT Power/Other D30 VTT Power/Other E2 VSS Power/Other E3 TRDY# Common Clock Input E4 HITM# Common Clock Input/Output E5 RESERVED RESERVED E6 E7 RESERVED \_ E8 VSS Power/Other E9 D19# Source Synch Input/Output E10 D21# Source Synch Input/Output E11 VSS Power/Other E12 DSTBP1# Source Synch Input/Output D26# E13 Input/Output Source Synch VSS **Table 4-2. Numerical Land Assignments** | | | T | | |-----------|---------------------|-----------------------|--------------| | Land<br># | Land Name | Signal Buffer<br>Type | Direction | | E15 | D33# | Source Synch | Input/Output | | E16 | D34# | Source Synch | Input/Output | | E17 | VSS | Power/Other | _ | | E18 | D39# | Source Synch | Input/Output | | E19 | D40# | Source Synch | Input/Output | | E20 | VSS | Power/Other | _ | | E21 | D42# | Source Synch | Input/Output | | E22 | D45# | Source Synch | Input/Output | | E23 | RESERVED | _ | _ | | E24 | RESERVED | _ | ı | | E25 | VSS | Power/Other | _ | | E26 | VSS | Power/Other | _ | | E27 | VSS | Power/Other | _ | | E28 | VSS | Power/Other | _ | | E29 | VSS | Power/Other | | | F2 | EDRDY# <sup>1</sup> | Common Clock | Input | | F3 | BR0# | Common Clock | Input/Output | | F4 | VSS | Power/Other | _ | | F5 | RS1# | Common Clock | Input | | F6 | RESERVED | _ | _ | | F7 | VSS | Power/Other | _ | | F8 | D17# | Source Synch | Input/Output | | F9 | D18# | Source Synch | Input/Output | | F10 | VSS | Power/Other | _ | | F11 | D23# | Source Synch | Input/Output | | F12 | D24# | Source Synch | Input/Output | | F13 | VSS | Power/Other | _ | | F14 | D28# | Source Synch | Input/Output | | F15 | D30# | Source Synch | Input/Output | | F16 | VSS | Power/Other | _ | | F17 | D37# | Source Synch | Input/Output | | F18 | D38# | Source Synch | Input/Output | | F19 | VSS | Power/Other | _ | | F20 | D41# | Source Synch | Input/Output | | F21 | D43# | Source Synch | Input/Output | | F22 | VSS | Power/Other | _ | | F23 | RESERVED | _ | _ | | F24 | TESTHI7 | Power/Other | Input | | F25 | TESTHI2 | Power/Other | Input | | F26 | TESTHI0 | Power/Other | Input | | F27 | VTT_SEL | Power/Other | Output | | F28 | BCLK0 | Clock | Input | | F29 | RESERVED | _ | _ | | G1 | VSS | Power/Other | _ | | | | l | | Datasheet 54 Power/Other **Table 4-2. Numerical Land Assignments** Land Assignments Table 4-2 Signal Buffer Land **Land Name** Direction **Type** G2 COMP2 Power/Other Input TESTHI8 G3 Power/Other Input TESTHI9 G4 Power/Other Input G5 PC REQ# Common Clock Output G6 RESERVED G7 DEFER# Common Clock Input G8 BPRI# Common Clock Input G9 D16# Source Synch Input/Output RESERVED G10 G11 DBI1# Source Synch Input/Output G12 DSTBN1# Source Synch Input/Output D27# G13 Source Synch Input/Output G14 D29# Source Synch Input/Output G15 D31# Source Synch Input/Output G16 D32# Input/Output Source Synch G17 D36# Source Synch Input/Output D35# G18 Source Synch Input/Output G19 DSTBP2# Source Synch Input/Output G20 DSTBN2# Source Synch Input/Output D44# G21 Source Synch Input/Output G22 D47# Source Synch Input/Output G23 RESET# Common Clock Input G24 TESTHI6 Power/Other Input TESTHI3 G25 Power/Other Input TESTHI5 Power/Other G26 Input TESTHI4 G27 Power/Other Input BCLK1 G28 Clock Input BSEL0 G29 Power/Other Output G30 BSEL2 Power/Other Output H1 GTLREF0 Power/Other Input H2 GTLREF1 НЗ VSS Power/Other H4 RSP# Common Clock Input H5 TESTHI10 Power/Other Input H6 VSS Power/Other H7 VSS Power/Other H8 VSS Power/Other Н9 VSS Power/Other H10 VSS Power/Other H11 VSS Power/Other H12 H13 H14 H15 VSS VSS VSS DP1# Power/Other Power/Other Power/Other Common Clock **Table 4-2. Numerical Land Assignments** | Idbic | 4-2. Numerio | cai Lailu As | Signification | |-----------|--------------|-----------------------|---------------| | Land<br># | Land Name | Signal Buffer<br>Type | Direction | | H16 | DP2# | Common Clock | Input/Output | | H17 | VSS | Power/Other | _ | | H18 | VSS | Power/Other | _ | | H19 | VSS | Power/Other | _ | | H20 | VSS | Power/Other | _ | | H21 | VSS | Power/Other | _ | | H22 | VSS | Power/Other | _ | | H23 | VSS | Power/Other | - | | H24 | VSS | Power/Other | _ | | H25 | VSS | Power/Other | _ | | H26 | VSS | Power/Other | | | H27 | VSS | Power/Other | | | H28 | VSS | Power/Other | 1 | | H29 | GTLREF_SEL | Power/Other | | | H30 | BSEL1 | Power/Other | Output | | J1 | VTT_OUT_LEFT | Power/Other | Output | | J2 | COMP4 | Power/Other | Input | | J3 | RESERVED | _ | | | J4 | VSS | Power/Other | 1 | | J5 | REQ1# | Source Synch | Input/Output | | J6 | REQ4# | Source Synch | Input/Output | | J7 | VSS | Power/Other | 1 | | J8 | VCC | Power/Other | | | J9 | VCC | Power/Other | | | J10 | VCC | Power/Other | | | J11 | VCC | Power/Other | _ | | J12 | VCC | Power/Other | _ | | J13 | VCC | Power/Other | _ | | J14 | VCC | Power/Other | - | | J15 | VCC | Power/Other | _ | | J16 | DP0# | Common Clock | Input/Output | | J17 | DP3# | Common Clock | Input/Output | | J18 | VCC | Power/Other | - | | J19 | VCC | Power/Other | _ | | J20 | VCC | Power/Other | | | J21 | VCC | Power/Other | _ | | J22 | VCC | Power/Other | | | J23 | VCC | Power/Other | _ | | J24 | VCC | Power/Other | _ | | J25 | VCC | Power/Other | _ | | J26 | VCC | Power/Other | | | J27 | VCC | Power/Other | _ | | J28 | VCC | Power/Other | _ | | J29 | VCC | Power/Other | _ | Datasheet 55 Input/Output M25 VCC Power/Other **Table 4-2. Numerical Land Assignments** Signal Buffer Land **Land Name** Direction J30 VCC Power/Other LINT0 K1 Asynch GTL+ Input VSS K2 Power/Other K3 A20M# Asynch GTL+ Input K4 REQ0# Input/Output Source Synch K5 VSS Power/Other K6 REQ3# Source Synch Input/Output K7 VSS Power/Other VCC K8 Power/Other K23 VCC Power/Other VCC K24 Power/Other VCC K25 Power/Other VCC K26 Power/Other VCC K27 Power/Other K28 VCC Power/Other VCC K29 Power/Other VCC K30 Power/Other L1 LINT1 Asynch GTL+ Input L2 TESTHI13 Power/Other Input L3 VSS Power/Other L4 A6# Source Synch Input/Output L5 A3# Source Synch Input/Output L6 VSS Power/Other VSS L7 Power/Other VCC L8 Power/Other L23 VSS Power/Other L24 VSS Power/Other VSS L25 Power/Other L26 VSS Power/Other VSS L27 Power/Other L28 VSS Power/Other L29 VSS Power/Other L30 VSS Power/Other M1 VSS Power/Other M2 THERMTRIP# Asynch GTL+ Output STPCLK# МЗ Asynch GTL+ Input M4 A7# Source Synch Input/Output M5 A5# Input/Output Source Synch REQ2# M6 Source Synch Input/Output M7 VSS Power/Other VCC M8 Power/Other VCC M23 Power/Other VCC M24 Power/Other **Table 4-2. Numerical Land Assignments** | Land<br># | Land Name | Signal Buffer<br>Type | Direction | |-----------|------------|-----------------------|--------------| | M26 | VCC | Power/Other | _ | | M27 | VCC | Power/Other | _ | | M28 | VCC | Power/Other | _ | | M29 | VCC | Power/Other | _ | | M30 | VCC | Power/Other | _ | | N1 | PWRGOOD | Power/Other | Input | | N2 | IGNNE# | Asynch GTL+ | Input | | N3 | VSS | Power/Other | _ | | N4 | RESERVED | _ | _ | | N5 | RESERVED | _ | _ | | N6 | VSS | Power/Other | _ | | N7 | VSS | Power/Other | _ | | N8 | VCC | Power/Other | _ | | N23 | VCC | Power/Other | _ | | N24 | VCC | Power/Other | _ | | N25 | VCC | Power/Other | _ | | N26 | VCC | Power/Other | _ | | N27 | VCC | Power/Other | _ | | N28 | VCC | Power/Other | _ | | N29 | VCC | Power/Other | _ | | N30 | VCC | Power/Other | _ | | P1 | TESTHI11 | Power/Other | Input | | P2 | SMI# | Asynch GTL+ | Input | | P3 | INIT# | Asynch GTL+ | Input | | P4 | VSS | Power/Other | _ | | P5 | RESERVED | _ | _ | | P6 | A4# | Source Synch | Input/Output | | P7 | VSS | Power/Other | _ | | P8 | VCC | Power/Other | _ | | P23 | VSS | Power/Other | _ | | P24 | VSS | Power/Other | _ | | P25 | VSS | Power/Other | _ | | P26 | VSS | Power/Other | _ | | P27 | VSS | Power/Other | _ | | P28 | VSS | Power/Other | _ | | P29 | VSS | Power/Other | _ | | P30 | VSS | Power/Other | _ | | R1 | COMP3 | Power/Other | Input | | R2 | VSS | Power/Other | _ | | R3 | FERR#/PBE# | Asynch GTL+ | Output | | R4 | A8# | Source Synch | Input/Output | | R5 | VSS | Power/Other | _ | | R6 | ADSTB0# | Source Synch | Input/Output | | R7 | VSS | Power/Other | _ | Land U1 U2 U3 U4 U5 U6 U7 U8 U23 U24 U25 U26 U27 U28 U29 U30 V1 V2 V3 VSS AP0# AP1# A13# A12# A10# VSS VCC VCC VCC VCC VCC VCC VCC VCC VCC MS\_ID1 LL ID0 VSS **Table 4-2. Numerical Land Assignments** Signal Buffer **Land Name** Direction Type R8 VCC Power/Other R23 VSS Power/Other VSS R24 Power/Other R25 VSS Power/Other R26 VSS Power/Other R27 VSS Power/Other R28 VSS Power/Other R29 VSS Power/Other R30 VSS Power/Other T1 COMP1 Power/Other Input COMP5 T2 Power/Other Input VSS Т3 Power/Other A11# T4 Source Synch Input/Output T5 A9# Source Synch Input/Output T6 VSS Power/Other T7 VSS Power/Other T8 VCC Power/Other T23 VCC Power/Other T24 VCC Power/Other T25 VCC Power/Other T26 VCC Power/Other T27 VCC Power/Other T28 VCC Power/Other VCC T29 Power/Other VCC T30 Power/Other Power/Other Common Clock Common Clock Source Synch Source Synch Source Synch Power/Other **Table 4-2. Numerical Land Assignments** | Table | 4-2. Numeri | cai Land As | Significitis | |-----------|-------------|-----------------------|--------------| | Land<br># | Land Name | Signal Buffer<br>Type | Direction | | V4 | A15# | Source Synch | Input/Output | | V5 | A14# | Source Synch | Input/Output | | V6 | VSS | Power/Other | _ | | V7 | VSS | Power/Other | _ | | V8 | VCC | Power/Other | _ | | V23 | VSS | Power/Other | _ | | V24 | VSS | Power/Other | _ | | V25 | VSS | Power/Other | _ | | V26 | VSS | Power/Other | _ | | V27 | VSS | Power/Other | _ | | V28 | VSS | Power/Other | _ | | V29 | VSS | Power/Other | _ | | V30 | VSS | Power/Other | _ | | W1 | MS_ID0 | Power/Other | Output | | W2 | TESTHI12 | Power/Other | Input | | W3 | TESTHI1 | Power/Other | Input | | W4 | VSS | Power/Other | _ | | W5 | A16# | Source Synch | Input/Output | | W6 | A18# | Source Synch | Input/Output | | W7 | VSS | Power/Other | _ | | W8 | VCC | Power/Other | _ | | W23 | VCC | Power/Other | _ | | W24 | VCC | Power/Other | _ | | W25 | VCC | Power/Other | _ | | W26 | VCC | Power/Other | _ | | W27 | VCC | Power/Other | | | W28 | VCC | Power/Other | _ | | W29 | VCC | Power/Other | _ | | W30 | VCC | Power/Other | _ | | Y1 | BOOTSELECT | Power/Other | Input | | Y2 | VSS | Power/Other | | | Y3 | RESERVED | _ | | | Y4 | A20# | Source Synch | Input/Output | | Y5 | VSS | Power/Other | | | Y6 | A19# | Source Synch | Input/Output | | Y7 | VSS | Power/Other | _ | | Y8 | VCC | Power/Other | _ | | Y23 | VCC | Power/Other | _ | | Y24 | VCC | Power/Other | _ | | Y25 | VCC | Power/Other | _ | | Y26 | VCC | Power/Other | _ | | Y27 | VCC | Power/Other | _ | | Y28 | VCC | Power/Other | _ | | Y29 | VCC | Power/Other | _ | 57 Datasheet Output Output Input/Output Input/Output Input/Output Input/Output Input/Output \_ **Table 4-2. Numerical Land Assignments** Signal Buffer Land **Land Name Direction** Y30 VCC Power/Other VTT\_OUT\_ RIGHT AA1 Power/Other Output AA2 LL\_ID1 Power/Other Output AA3 VSS Power/Other A21# AA4 Source Synch Input/Output AA5 A23# Source Synch Input/Output VSS AA6 Power/Other AA7 VSS Power/Other VCC AA8 Power/Other VSS Power/Other AA23 AA24 VSS Power/Other AA25 VSS Power/Other VSS AA26 Power/Other AA27 VSS Power/Other AA28 VSS Power/Other AA29 VSS Power/Other AA30 VSS Power/Other AB1 VSS Power/Other AB2 IERR# Asynch GTL+ Output AB3 MCERR# Common Clock Input/Output AB4 A26# Input/Output Source Synch A24# AB5 Source Synch Input/Output AB6 A17# Input/Output Source Synch VSS Power/Other AB7 AB8 VCC Power/Other AB23 VSS Power/Other AB24 VSS Power/Other AB25 VSS Power/Other AB26 VSS Power/Other AB27 VSS Power/Other AB28 VSS Power/Other AB29 VSS Power/Other **AB30** VSS Power/Other AC1 TMS TAP Input DBR# AC2 Power/Other Output AC3 VSS Power/Other AC4 RESERVED AC5 A25# Source Synch Input/Output AC6 VSS Power/Other AC7 VSS Power/Other AC8 VCC Power/Other AC23 VCC Power/Other AC24 VCC Power/Other VCC AC25 Power/Other **Table 4-2. Numerical Land Assignments** | 1 1 | | Circust Buffer | | |-----------|-----------|-----------------------|--------------| | Land<br># | Land Name | Signal Buffer<br>Type | Direction | | AC26 | VCC | Power/Other | ı | | AC27 | VCC | Power/Other | I | | AC28 | VCC | Power/Other | _ | | AC29 | VCC | Power/Other | _ | | AC30 | VCC | Power/Other | _ | | AD1 | TDI | TAP | Input | | AD2 | BPM2# | Common Clock | Input/Output | | AD3 | BINIT# | Common Clock | Input/Output | | AD4 | VSS | Power/Other | _ | | AD5 | ADSTB1# | Source Synch | Input/Output | | AD6 | A22# | Source Synch | Input/Output | | AD7 | VSS | Power/Other | _ | | AD8 | VCC | Power/Other | | | AD23 | VCC | Power/Other | _ | | AD24 | VCC | Power/Other | _ | | AD25 | VCC | Power/Other | _ | | AD26 | VCC | Power/Other | _ | | AD27 | VCC | Power/Other | _ | | AD28 | VCC | Power/Other | _ | | AD29 | VCC | Power/Other | _ | | AD30 | VCC | Power/Other | _ | | AE1 | TCK | TAP | Input | | AE2 | VSS | Power/Other | _ | | AE3 | RESERVED | _ | _ | | AE4 | RESERVED | _ | _ | | AE5 | VSS | Power/Other | _ | | AE6 | RESERVED | _ | _ | | AE7 | VSS | Power/Other | _ | | AE8 | SKTOCC# | Power/Other | Output | | AE9 | VCC | Power/Other | _ | | AE10 | VSS | Power/Other | _ | | AE11 | VCC | Power/Other | _ | | AE12 | VCC | Power/Other | _ | | AE13 | VSS | Power/Other | _ | | AE14 | VCC | Power/Other | _ | | AE15 | VCC | Power/Other | _ | | AE16 | VSS | Power/Other | _ | | AE17 | VSS | Power/Other | _ | | AE18 | VCC | Power/Other | _ | | AE19 | VCC | Power/Other | _ | | AE20 | VSS | Power/Other | _ | | AE21 | VCC | Power/Other | _ | | AE22 | VCC | Power/Other | _ | | AE23 | VCC | Power/Other | | | | 1 | | | **Table 4-2. Numerical Land Assignments** **Table 4-2. Numerical Land Assignments** | | | | • | |-----------|-----------|-----------------------|--------------| | Land<br># | Land Name | Signal Buffer<br>Type | Direction | | AE24 | VSS | Power/Other | _ | | AE25 | VSS | Power/Other | _ | | AE26 | VSS | Power/Other | _ | | AE27 | VSS | Power/Other | _ | | AE28 | VSS | Power/Other | _ | | AE29 | VSS | Power/Other | _ | | AE30 | VSS | Power/Other | _ | | AF1 | TDO | TAP | Output | | AF2 | BPM4# | Common Clock | Input/Output | | AF3 | VSS | Power/Other | _ | | AF4 | A28# | Source Synch | Input/Output | | AF5 | A27# | Source Synch | Input/Output | | AF6 | VSS | Power/Other | _ | | AF7 | VSS | Power/Other | _ | | AF8 | VCC | Power/Other | _ | | AF9 | VCC | Power/Other | _ | | AF10 | VSS | Power/Other | _ | | AF11 | VCC | Power/Other | _ | | AF12 | VCC | Power/Other | _ | | AF13 | VSS | Power/Other | _ | | AF14 | VCC | Power/Other | _ | | AF15 | VCC | Power/Other | _ | | AF16 | VSS | Power/Other | _ | | AF17 | VSS | Power/Other | _ | | AF18 | VCC | Power/Other | _ | | AF19 | VCC | Power/Other | _ | | AF20 | VSS | Power/Other | _ | | AF21 | VCC | Power/Other | _ | | AF22 | VCC | Power/Other | _ | | AF23 | VSS | Power/Other | _ | | AF24 | VSS | Power/Other | | | AF25 | VSS | Power/Other | _ | | AF26 | VSS | Power/Other | | | AF27 | VSS | Power/Other | _ | | AF28 | VSS | Power/Other | _ | | AF29 | VSS | Power/Other | _ | | AF30 | VSS | Power/Other | _ | | AG1 | TRST# | TAP | Input | | AG2 | BPM3# | Common Clock | Input/Output | | AG3 | BPM5# | Common Clock | Input/Output | | AG4 | A30# | Source Synch | Input/Output | | AG5 | A31# | Source Synch | Input/Output | | AG6 | A29# | Source Synch | Input/Output | | AG7 | VSS | Power/Other | _ | | | | | | | Table 4-2. Numerical Land Assignment | | | | |--------------------------------------|-----------|-----------------------|--------------| | Land<br># | Land Name | Signal Buffer<br>Type | Direction | | AG8 | VCC | Power/Other | _ | | AG9 | VCC | Power/Other | _ | | AG10 | VSS | Power/Other | _ | | AG11 | VCC | Power/Other | _ | | AG12 | VCC | Power/Other | _ | | AG13 | VSS | Power/Other | _ | | AG14 | VCC | Power/Other | _ | | AG15 | VCC | Power/Other | _ | | AG16 | VSS | Power/Other | _ | | AG17 | VSS | Power/Other | _ | | AG18 | VCC | Power/Other | _ | | AG19 | VCC | Power/Other | _ | | AG20 | VSS | Power/Other | _ | | AG21 | VCC | Power/Other | _ | | AG22 | VCC | Power/Other | _ | | AG23 | VSS | Power/Other | _ | | AG24 | VSS | Power/Other | _ | | AG25 | VCC | Power/Other | _ | | AG26 | VCC | Power/Other | _ | | AG27 | VCC | Power/Other | _ | | AG28 | VCC | Power/Other | _ | | AG29 | VCC | Power/Other | _ | | AG30 | VCC | Power/Other | _ | | AH1 | VSS | Power/Other | _ | | AH2 | RESERVED | _ | _ | | АН3 | VSS | Power/Other | _ | | AH4 | A32# | Source Synch | Input/Output | | AH5 | A33# | Source Synch | Input/Output | | AH6 | VSS | Power/Other | _ | | AH7 | VSS | Power/Other | _ | | AH8 | VCC | Power/Other | _ | | AH9 | VCC | Power/Other | _ | | AH10 | VSS | Power/Other | _ | | AH11 | VCC | Power/Other | _ | | AH12 | VCC | Power/Other | _ | | AH13 | VSS | Power/Other | _ | | AH14 | VCC | Power/Other | _ | | AH15 | VCC | Power/Other | _ | | AH16 | VSS | Power/Other | _ | | AH17 | VSS | Power/Other | _ | | AH18 | VCC | Power/Other | _ | | AH19 | VCC | Power/Other | _ | | AH20 | VSS | Power/Other | _ | | AH21 | VCC | Power/Other | _ | AH22 AH23 AH24 AH25 AH26 AH27 AH28 AH29 AH30 AJ1 AJ2 AJ3 AJ4 AJ5 AJ6 AJ7 AJ8 AJ9 AJ10 AJ11 AJ12 AJ13 AJ14 AJ15 AJ16 AJ17 AJ18 AJ19 AJ20 AJ21 AJ22 AJ23 AJ24 AJ25 AJ26 AJ27 AJ28 AJ29 AJ30 AK1 AK2 AK3 AK4 AK5 VCC VSS VSS VCC VCC VCC VCC VCC VCC BPM1# BPM0# ITP\_CLK1 VSS A34# A35# VSS VCC VCC VSS VCC VCC VSS VCC VCC VSS VSS VCC VCC VSS VCC VCC VSS VSS VCC VCC VSS VSS VSS VSS THERMDC VSS ITP\_CLK0 VID4 VSS **Table 4-2. Numerical Land Assignments** Signal Buffer Land **Land Name Direction** Power/Other Power/Other Power/Other Power/Other Power/Other Power/Other Power/Other Power/Other Power/Other Common Clock Common Clock TAP Power/Other Source Synch Source Synch Power/Other TAP Power/Other Power/Other Input/Output Input/Output Input Input/Output Input/Output | Table 4-2. Numerical Land Assignments | | | | |---------------------------------------|-----------|-----------------------|--------------| | Land<br># | Land Name | Signal Buffer<br>Type | Direction | | AK6 | RESERVED | _ | _ | | AK7 | VSS | Power/Other | _ | | AK8 | VCC | Power/Other | _ | | AK9 | VCC | Power/Other | _ | | AK10 | VSS | Power/Other | _ | | AK11 | VCC | Power/Other | _ | | AK12 | VCC | Power/Other | _ | | AK13 | VSS | Power/Other | _ | | AK14 | VCC | Power/Other | _ | | AK15 | VCC | Power/Other | _ | | AK16 | VSS | Power/Other | _ | | AK17 | VSS | Power/Other | _ | | AK18 | VCC | Power/Other | _ | | AK19 | VCC | Power/Other | _ | | AK20 | VSS | Power/Other | _ | | AK21 | VCC | Power/Other | _ | | AK22 | VCC | Power/Other | _ | | AK23 | VSS | Power/Other | _ | | AK24 | VSS | Power/Other | _ | | AK25 | VCC | Power/Other | _ | | AK26 | VCC | Power/Other | _ | | AK27 | VSS | Power/Other | _ | | AK28 | VSS | Power/Other | _ | | AK29 | VSS | Power/Other | _ | | AK30 | VSS | Power/Other | _ | | AL1 | THERMDA | Power/Other | _ | | AL2 | PROCHOT# | Asynch GTL+ | Input/Output | | AL3 | VSS | Power/Other | _ | | AL4 | VID5 | Power/Other | Output | | AL5 | VID1 | Power/Other | Output | | AL6 | VID3 | Power/Other | Output | | AL7 | VSS | Power/Other | _ | | AL8 | VCC | Power/Other | _ | | AL9 | VCC | Power/Other | _ | | AL10 | VSS | Power/Other | _ | | AL11 | VCC | Power/Other | _ | | AL12 | VCC | Power/Other | _ | | AL13 | VSS | Power/Other | _ | | AL14 | VCC | Power/Other | _ | | AL15 | VCC | Power/Other | _ | | AL16 | VSS | Power/Other | _ | | Land<br># | Land Name | Signal Buffer<br>Type | Direction | |-----------|-----------|-----------------------|--------------| | AK6 | RESERVED | _ | _ | | AK7 | VSS | Power/Other | _ | | AK8 | VCC | Power/Other | _ | | AK9 | VCC | Power/Other | _ | | AK10 | VSS | Power/Other | _ | | AK11 | VCC | Power/Other | _ | | AK12 | VCC | Power/Other | _ | | AK13 | VSS | Power/Other | _ | | AK14 | VCC | Power/Other | _ | | AK15 | VCC | Power/Other | _ | | AK16 | VSS | Power/Other | _ | | AK17 | VSS | Power/Other | _ | | AK18 | VCC | Power/Other | _ | | AK19 | VCC | Power/Other | _ | | AK20 | VSS | Power/Other | _ | | AK21 | VCC | Power/Other | _ | | AK22 | VCC | Power/Other | _ | | AK23 | VSS | Power/Other | _ | | AK24 | VSS | Power/Other | _ | | AK25 | VCC | Power/Other | _ | | AK26 | VCC | Power/Other | _ | | AK27 | VSS | Power/Other | _ | | AK28 | VSS | Power/Other | _ | | AK29 | VSS | Power/Other | _ | | AK30 | VSS | Power/Other | _ | | AL1 | THERMDA | Power/Other | _ | | AL2 | PROCHOT# | Asynch GTL+ | Input/Output | | AL3 | VSS | Power/Other | _ | | AL4 | VID5 | Power/Other | Output | | AL5 | VID1 | Power/Other | Output | | AL6 | VID3 | Power/Other | Output | | AL7 | VSS | Power/Other | _ | | AL8 | VCC | Power/Other | _ | | AL9 | VCC | Power/Other | _ | | AL10 | VSS | Power/Other | _ | | AL11 | VCC | Power/Other | _ | | AL12 | VCC | Power/Other | _ | | AL13 | VSS | Power/Other | _ | | AL14 | VCC | Power/Other | _ | | AL15 | VCC | Power/Other | _ | | AL16 | VSS | Power/Other | _ | | AL17 | VSS | Power/Other | _ | | AL18 | VCC | Power/Other | _ | | AL19 | VCC | Power/Other | _ | 60 Datasheet \_ \_ Input Output **Table 4-2. Numerical Land Assignments** Signal Buffer Land **Land Name** Direction AL20 VSS Power/Other AL21 VCC Power/Other AL22 VCC Power/Other AL23 VSS Power/Other AL24 VSS Power/Other AL25 VCC Power/Other AL26 VCC Power/Other AL27 VSS Power/Other AL28 VSS Power/Other AL29 VCC Power/Other AL30 VCC Power/Other VSS AM1 Power/Other VID0 AM2 Power/Other Output АМЗ VID2 Power/Other Output AM4 VSS Power/Other AM5 VID6 Power/Other Output AM6 VTTPWRGD Power/Other Input AM7 VID7 Power/Other Output AM8 VCC Power/Other AM9 VCC Power/Other AM10 VSS Power/Other AM11 VCC Power/Other AM12 VCC Power/Other AM13 VSS Power/Other VCC AM14 Power/Other AM15 VCC Power/Other AM16 VSS Power/Other AM17 VSS Power/Other AM18 VCC Power/Other AM19 VCC Power/Other AM20 VSS Power/Other AM21 VCC Power/Other AM22 VCC Power/Other AM23 VSS Power/Other AM24 VSS Power/Other AM25 VCC Power/Other AM26 VCC Power/Other \_ AM27 VSS Power/Other AM28 VSS Power/Other AM29 VCC Power/Other AM30 VCC Power/Other VSS AN1 Power/Other AN2 VSS Power/Other Output AN3 VCC\_SENSE Power/Other **Table 4-2. Numerical Land Assignments** | Land<br># | Land Name | Signal Buffer<br>Type | Direction | |-----------|-----------------------|-----------------------|-----------| | AN4 | VSS_SENSE | Power/Other | Output | | AN5 | VCC_MB_<br>REGULATION | Power/Other | Output | | AN6 | VSS_MB_<br>REGULATION | Power/Other | Output | | AN7 | VID_SELECT | Power/Other | Output | | AN8 | VCC | Power/Other | _ | | AN9 | VCC | Power/Other | _ | | AN10 | VSS | Power/Other | _ | | AN11 | VCC | Power/Other | _ | | AN12 | VCC | Power/Other | _ | | AN13 | VSS | Power/Other | _ | | AN14 | VCC | Power/Other | | | AN15 | VCC | Power/Other | _ | | AN16 | VSS | Power/Other | _ | | AN17 | VSS | Power/Other | _ | | AN18 | VCC | Power/Other | _ | | AN19 | VCC | Power/Other | _ | | AN20 | VSS | Power/Other | _ | | AN21 | VCC | Power/Other | _ | | AN22 | VCC | Power/Other | _ | | AN23 | VSS | Power/Other | _ | | AN24 | VSS | Power/Other | _ | | AN25 | VCC | Power/Other | _ | | AN26 | VCC | Power/Other | _ | | AN27 | VSS | Power/Other | _ | | AN28 | VSS | Power/Other | _ | | AN29 | VCC | Power/Other | _ | | AN30 | VCC | Power/Other | _ | ### NOTES: EDRDY# and PC\_REQ# are not features of the Celeron D processor in the 775-land package. They are included here for future processor compatibility. ## 4.2 Alphabetical Signals Reference Table 4-3. Signal Description (Sheet 1 of 9) | Name | Type | Description | | | | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | A[35:3]# | Input/<br>Output | A[35:3]# (Address) define a 2 <sup>36</sup> -byte physical memory address space. In sub-phase 1 of the address phase, these signals transmit the address of a transaction. In sub-phase 2, these signals transmit transaction type information. These signals must connect the appropriate pins/lands of all agents on the processor FSB. A[35:3]# are protected by parity signals AP[1:0]#. A[35:3]# are source synchronous signals and are latched into the receiving buffers by ADSTB[1:0]#. | | | | | | | On the active-to-inactive transition of RESET#, the processor samples a subset of the A[35:3]# signals to determine power-on configuration. See Section 6.1 for more details. | | | | | A20M# | Input | If A20M# (Address-20 Mask) is asserted, the processor masks physical address bit 20 (A20#) before looking up a line in any internal cache and before driving a read/write transaction on the bus. Asserting A20M# emulates the 8086 processor's address wrap-around at the 1-MB boundary. Assertion of A20M# is only supported in real mode. | | | | | | | A20M# is an asynchronous signal. However, to ensure recognition of this signal following an Input/Output write instruction, it must be valid along with the TRDY# assertion of the corresponding Input/Output Write bus transaction. | | | | | ADS# | Input/<br>Output | ADS# (Address Strobe) is asserted to indicate the validity of the transaction address on the A[35:3]# and REQ[4:0]# signals. All bus agents observe the ADS# activation to begin parity checking, protocol checking, address decode, internal snoop, or deferred reply ID match operations associated with the new transaction. | | | | | | | Address strobes are used to latch A[35:3]# and REQ[4:0]# on their rising and falling edges. Strobes are associated with signals as shown below. | | | | | ADSTB[1:0]# | Input/ | Signals Associated Strobe | | | | | 7.20.2[] | Output | REQ[4:0]#, A[16:3]# ADSTB0# | | | | | | | A[35:17]# ADSTB1# | | | | | AP[1:0]# | AP[1:0]# (Address Parity) are driven by the request initiator along with ADS#, A[35:3]#, and the transaction type on the REQ[4:0]#. A correct parity signal is high if an even number of covered signals are low and low if an odd number of covered signals are low. This allows parity to be high when all the covered signals are high. AP[1:0]# should connect the appropriate pins/lands of all Celeron D processor in the 775-land package FSB agents. The following table defines the coverage model of these signals. | | | | | | | Output | Request Signals Subphase 1 Subphase 2 | | | | | | | A[35:24]# AP0# AP1# | | | | | | | A[23:3]# AP1# AP0# | | | | | | | REQ[4:0]# AP1# AP0# | | | | Table 4-3. Signal Description (Sheet 2 of 9) | Name | Type | Description | | |------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | BCLK[1:0] | Input | The differential pair BCLK (Bus Clock) determines the FSB frequency. All processor FSB agents must receive these signals to drive their outputs and latch their inputs. | | | | | All external timing parameters are specified with respect to the rising edge of BCLK0 crossing V <sub>CROSS</sub> . | | | BINIT# | Input/<br>Output | BINIT# (Bus Initialization) may be observed and driven by all processor FSB agents and if used, must connect the appropriate pins/lands of all such agents. If the BINIT# driver is enabled during power-on configuration, BINIT# is asserted to signal any bus condition that prevents reliable future operation. If BINIT# observation is enabled during power-on configuration, and BINIT# is sampled asserted, symmetric agents reset their bus LOCK# activity and bus request arbitration state machines. The bus agents do not reset their IOQ and transaction tracking state machines upon observation of BINIT# activation. Once the BINIT# assertion has been observed, the bus agents will re-arbitrate for the FSB and attempt completion of their bus | | | | | queue and IOQ entries. If BINIT# observation is disabled during power-on configuration, a central agent may handle an assertion of BINIT# as appropriate to the error handling architecture of the system. | | | BNR# | Input/<br>Output | BNR# (Block Next Request) is used to assert a bus stall by any bus agent who is unable to accept new bus transactions. During a bus stall, the current bus owner cannot issue any new transactions. | | | BOOTSELECT | Input | This input is required to determine whether the processor is installed in a platform that supports the Celeron D processor in the 775-land package. The Celeron D processor in the 775-land package will not operate if this signal is low. This input has a weak internal pull-up to V <sub>TT</sub> . | | | | signal<br>break<br>perfor | BPM[5:0]# (Breakpoint Monitor) are breakpoint and performance monitor signals. They are outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance. BPM[5:0]# should connect the appropriate pins/lands of all processor FSB agents. | | | BPM[5:0]# | Input/<br>Output | BPM4# provides PRDY# (Probe Ready) functionality for the TAP port. PRDY# is a processor output used by debug tools to determine processor debug readiness. | | | | | BPM5# provides PREQ# (Probe Request) functionality for the TAP port. PREQ# is used by debug tools to request debug operation of the processor. | | | | | These signals do not have on-die termination. Refer to Section 2.5 for termination requirements. | | | BPRI# | Input | BPRI# (Bus Priority Request) is used to arbitrate for ownership of the processor FSB. It must connect the appropriate pins/lands of all processor FSB agents. Observing BPRI# active (as asserted by the priority agent) causes all other agents to stop issuing new requests, unless such requests are part of an ongoing locked operation. The priority agent keeps BPRI# asserted until all of its requests are completed, then releases the bus by de-asserting BPRI#. | | | BR0# | Input/<br>Output | BR0# drives the BREQ0# signal in the system and is used by the processor to request the bus. During power-on configuration this signal is sampled to determine the agent ID = 0. This signal does not have on-die termination and must be terminated. | | | BSEL[2:0] | Output | This signal does not have on-die termination and must be terminated. The BCLK[1:0] frequency select signals BSEL[2:0] are used to select the processor input clock frequency. Table 2-6 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processor, chipset, and clock synthesizer. All agents must operate at the same frequency. For more information about these signals, refer to Section 2.9 | | Table 4-3. Signal Description (Sheet 3 of 9) | Name | Туре | | Descri | otion | | | |-----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | COMP[1:0] | Analog | COMP[1:0] must be terminated to $V_{\mbox{\footnotesize SS}}$ on the system board using precision resistors. | | | | | | COMP[3:2] | Analog | For future processor compatibility COMP[3:2] must be terminated to $V_{TT}$ on the system board using precision resistors. | | | | | | COMP[5:4] | Analog | For future processor compatibility, COMP[5:4] must be terminated to $V_{TT}$ on the system board using precision resistors. | | | | | | | | path between the proc | essor FSB agen | hese signals provide a 64-bit data s, and must connect the appropriate a driver asserts DRDY# to indicate a | | | | | | common clock period. DSTBP[3:0]# and DST | D[63:0]# are lat<br>FBN[3:0]#. Each<br>P# and one DST | I will thus be driven four times in a ched off the falling edge of both group of 16 data signals correspond BN#. The following table shows the s and DBI#. | | | | | | Quad-Pumped Signal | Groups | | | | | D[63:0]# | Input/<br>Output | Data Group | DSTBN#/<br>DSTBP# | DBI# | | | | | | D[15:0]# | 0 | 0 | | | | | | D[31:16]# | 1 | 1 | | | | | | D[47:32]# | 2 | 2 | | | | | | D[63:48]# | 3 | 3 | | | | | | Furthermore, the DBI# signals determine the polarity of the data signals. Each group of 16 data signals corresponds to one DBI# signal. When the DBI# signal is active, the corresponding data group is inverted and therefore sampled active high. | | | | | | | | polarity of the D[63:0]i<br>the data on the data b<br>16-bit group, would ha | # signals.The DE<br>us is inverted. If<br>we been asserte | rice synchronous and indicate the I[3:0]# signals are activated when more than half the data bits, within a d electrically low, the bus agent may icular sub-phase for that 16-bit | | | | | Innut/ | DBI[3:0] Assignment To Data Bus | | | | | | DBI[3:0]# | Input/<br>Output | Bus Signal | Data Bus Si | gnals | | | | | | DBI3# | D[63:48] | # | | | | | | DBI2# | D[47:32] | # | | | | | | DBI1# | D[31:16] | # | | | | | | DBI0# | D[15:0] | ‡ | | | | DBR# | Output | DBR# is used only in processor systems where no debug port is implemented on the system board. DBR# is used by a debug port interposer so that an in-target probe can drive system reset. If a debug port is implemented in the system, DBR# is a no connect in the system. DBR# is not a processor signal. | | | | | | DBSY# | Input/<br>Output | DBSY# (Data Bus Busy) is asserted by the agent responsible for driving data on the processor FSB to indicate that the data bus is in use. The data bus is released after DBSY# is de-asserted. This signal must connect the appropriate pins/lands on all processor FSB agents. | | | | | Table 4-3. Signal Description (Sheet 4 of 9) | Name | Туре | | Description | | |-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | DEFER# | Input | DEFER# is asserted by an agent to indicate that a transaction cannot be guaranteed in-order completion. Assertion of DEFER# is normally the responsibility of the addressed memory or Input/Output agent. This signal must connect the appropriate pins/lands of all processor FSB agents. | | | | DP[3:0]# | Input/<br>Output | DP[3:0]# (Data Parity) provide parity protection for the D[63:0]# signals. They are driven by the agent responsible for driving D[63:0]#, and must connect the appropriate pins/lands of all processor FSB agents. | | | | DRDY# | Input/<br>Output | DRDY# (Data Ready) is asserted by the data driver on each data transfer, indicating valid data on the data bus. In a multi-common clock data transfer, DRDY# may be de-asserted to insert idle clocks. This signal must connect the appropriate pins/lands of all processor FSB agents. | | | | | | Data strobe used to latch in | D[63:0]#. | | | | | Signals | Associated Strobe | | | | Input/ | D[15:0]#, DBI0# | DSTBN0# | | | DSTBN[3:0]# | Output | D[31:16]#, DBI1# | DSTBN1# | | | | | D[47:32]#, DBI2# | DSTBN2# | | | | | D[63:48]#, DBI3# | DSTBN3# | | | | | Data strobe used to latch in | n D[63:0]#. | | | | Input/<br>Output | Signals | Associated Strobe | | | | | D[15:0]#, DBI0# | DSTBP0# | | | DSTBP[3:0]# | | D[31:16]#, DBI1# | DSTBP1# | | | | | D[47:32]#, DBI2# | DSTBP2# | | | | | D[63:48]#, DBI3# | DSTBP3# | | | EDRDY# | Input | drive data on the bus based<br>the memory controller one I<br>EDRDY# is not a feature of | processor that the memory controller is about to d on a read request. The signal is driven from BCLK[1:0] prior to data being driven on the bus. if the Celeron D processor in the 775-land of for future processor compatibility. | | | FERR#/PBE# | Output | FERR#/PBE# (Floating Point Error/Pending Break Event) is a multiplexe signal and its meaning is qualified by STPCLK#. When STPCLK# is not asserted, FERR#/PBE# indicates a floating-point error and will be asserted when the processor detects an unmasked floating-point error. When STPCLK# is not asserted, FERR#/PBE# is similar to the ERROR# signal on the Intel 387 coprocessor, and is included for compatibility with system using MS-DOS*-type floating-point error reporting. When STPCLK# is asserted, an assertion of FERR#/PBE# indicates that the processor has pending break event waiting for service. The assertion of FERR#/PBE# indicates that the processor should be returned to the Normal state. For additional information on the pending break event functionality, including the identification of support of the feature and enable/disable information refer to volume 3 of the Intel Architecture Software Developer's Manual at the Intel Processor Identification and the CPUID Instruction application note. | | | | GTLREF[1:0] | Input | GTLREF0 determines the signal reference level for GTL+ input signals. GTLREF1 is not a feature of the Celeron D processor in the 775-Land package. It is included here for future processor compatibility. GTLREF0 is used by the GTL+ receivers to determine if a signal is a logical 0 or logical 1. | | | Table 4-3. Signal Description (Sheet 5 of 9) | Name | Туре | Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GTLREF_SEL | Output | GTLREF_SEL is used to select the appropriate chipset GTLREF voltage. | | HIT# | Input/<br>Output | HIT# (Snoop Hit) and HITM# (Hit Modified) convey transaction snoop operation results. Any FSB agent may assert both HIT# and HITM# together to indicate that it requires a snoop stall, which can be continued by reasserting HIT# and HITM# together. | | HITM# | Input/<br>Output | | | IERR# | Output | IERR# (Internal Error) is asserted by a processor as the result of an internal error. Assertion of IERR# is usually accompanied by a SHUTDOWN transaction on the processor FSB. This transaction may optionally be converted to an external error signal (e.g., NMI) by system core logic. The processor will keep IERR# asserted until the assertion of RESET#. | | | | This signal does not have on-die termination. Refer to Section 2.5 for termination requirements. | | IGNNE# | Input | IGNNE# (Ignore Numeric Error) is asserted to force the processor to ignore a numeric error and continue to execute noncontrol floating-point instructions. If IGNNE# is de-asserted, the processor generates an exception on a noncontrol floating-point instruction if a previous floating-point instruction caused an error. IGNNE# has no effect when the NE bit in control register 0 (CR0) is set. | | | | IGNNE# is an asynchronous signal. However, to ensure recognition of this signal following an input/output write instruction, it must be valid along with the TRDY# assertion of the corresponding Input/Output Write bus transaction. | | INIT# | Input | INIT# (Initialization), when asserted, resets integer registers inside the processor without affecting its internal caches or floating-point registers. The processor then begins execution at the power-on Reset vector configured during power-on configuration. The processor continues to handle snoop requests during INIT# assertion. INIT# is an asynchronous signal and must connect the appropriate pins/lands of all processor FSB agents. | | | | If INIT# is sampled active on the active to inactive transition of RESET#, then the processor executes its Built-in Self-Test (BIST). | | ITP_CLK[1:0] | Input | ITP_CLK[1:0] are copies of BCLK that are used only in processor systems where no debug port is implemented on the system board. ITP_CLK[1:0] are used as BCLK[1:0] references for a debug port implemented on an interposer. If a debug port is implemented in the system, ITP_CLK[1:0] are no connects in the system. These are not processor signals. | | LINT[1:0] | Input | LINT[1:0] (Local APIC Interrupt) must connect the appropriate pins/lands of all APIC Bus agents. When the APIC is disabled, the LINT0 signal becomes INTR, a maskable interrupt request signal, and LINT1 becomes NMI, a nonmaskable interrupt. INTR and NMI are backward compatible with the signals of those names on the Pentium processor. Both signals are asynchronous. | | | | Both of these signals must be software configured via BIOS programming of the APIC register space to be used either as NMI/INTR or LINT[1:0]. Because the APIC is enabled by default after Reset, operation of these signals as LINT[1:0] is the default configuration. | | LL_ID[1:0] | Output | The LL_ID[1:0] signals are used to select the correct loadline slope for the processor. | Table 4-3. Signal Description (Sheet 6 of 9) | Name | Туре | Description | |------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LOCK# | Input/ | LOCK# indicates to the system that a transaction must occur atomically. This signal must connect the appropriate pins/lands of all processor FSB agents. For a locked sequence of transactions, LOCK# is asserted from the beginning of the first transaction to the end of the last transaction. | | LOGIG | Output | When the priority agent asserts BPRI# to arbitrate for ownership of the processor FSB, it will wait until it observes LOCK# de-asserted. This enables symmetric agents to retain ownership of the processor FSB throughout the bus locked operation and ensure the atomicity of lock. | | | | MCERR# (Machine Check Error) is asserted to indicate an unrecoverable error without a bus protocol violation. It may be driven by all processor FSB agents. | | | | MCERR# assertion conditions are configurable at a system level. Assertion options are defined by the following options: | | | Input/ | Enabled or disabled. | | MCERR# | Output | Asserted, if configured, for internal errors along with IERR#. | | | | <ul> <li>Asserted, if configured, by the request initiator of a bus transaction<br/>after it observes an error.</li> </ul> | | | | <ul> <li>Asserted by any bus agent when it observes an error in a bus<br/>transaction.</li> </ul> | | | | For more details regarding machine check architecture, refer to the <i>IA-32</i> Software Developer's Manual, Volume 3: System Programming Guide. | | MS_ID[1:0] | Output | These signals are provided to indicate the Market Segment for the processor and may be used for future processor compatibility or for keying. | | PC_REQ# | Output | This signal provides an external bus indicator that the processor is done with the DRAM page and that the DRAM page could/should be closed. PC_REQ# is not a feature of the Celeron D processor in the 775-land package. It is included here for future processor compatibility. | | PROCHOT# | Input/<br>Output | As an output, PROCHOT# (Processor Hot) will go active when the processor temperature monitoring sensor detects that the processor has reached its maximum safe operating temperature. This indicates that the processor Thermal Control Circuit (TCC) has been activated, if enabled. As an input, assertion of PROCHOT# by the system will activate the TCC, if enabled. The TCC will remain active until the system de-asserts PROCHOT#. See Section 5.2.4 for more details. | | PWRGOOD | Input | PWRGOOD (Power Good) is a processor input. The processor requires this signal to be a clean indication that the clocks and power supplies are stable and within their specifications. 'Clean' implies that the signal will remain low (capable of sinking leakage current), without glitches, from the time that the power supplies are turned on until they come within specification. The signal must then transition monotonically to a high state. PWRGOOD can be driven inactive at any time, but clocks and power must again be stable before a subsequent rising edge of PWRGOOD. | | | | The PWRGOOD signal must be supplied to the processor; it is used to protect internal circuits against voltage sequencing issues. It should be driven high throughout boundary scan operation. | | REQ[4:0]# | Input/<br>Output | REQ[4:0]# (Request Command) must connect the appropriate pins/lands of all processor FSB agents. They are asserted by the current bus owner to define the currently active transaction type. These signals are source synchronous to ADSTB0#. Refer to the AP[1:0]# signal description for a details on parity checking of these signals. | Table 4-3. Signal Description (Sheet 7 of 9) | Name | Туре | Description | | |--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | RESET# | Input | Asserting the RESET# signal resets the processor to a known state and invalidates its internal caches without writing back any of their contents. For a power-on Reset, RESET# must stay active for at least one millisecond after $V_{CC}$ and BCLK have reached their proper specifications. On observing active RESET#, all FSB agents will de-assert their outputs within two clocks. RESET# must not be kept asserted for more than 10 ms while PWRGOOD is asserted. | | | | | A number of bus signals are sampled at the active-to-inactive transition of RESET# for power-on configuration. These configuration options are described in the Section 6.1. | | | | | This signal does not have on-die termination and must be terminated on the system board. | | | RS[2:0]# | Input | RS[2:0]# (Response Status) are driven by the response agent (the agent responsible for completion of the current transaction), and must connect the appropriate pins/lands of all processor FSB agents. | | | RSP# | Input | RSP# (Response Parity) is driven by the response agent (the agent responsible for completion of the current transaction) during assertion of RS[2:0]#, the signals for which RSP# provides parity protection. It must connect to the appropriate pins/lands of all processor FSB agents. | | | NOF# | Input | A correct parity signal is high if an even number of covered signals are low and low if an odd number of covered signals are low. While RS[2:0]# = 000, RSP# is also high, since this indicates it is not being driven by any agent guaranteeing correct parity. | | | SKTOCC# | Output | SKTOCC# (Socket Occupied) will be pulled to ground by the processor. System board designers may use this signal to determine if the processor is present. | | | SMI# | Input | SMI# (System Management Interrupt) is asserted asynchronously by system logic. On accepting a System Management Interrupt, the processor saves the current state and enter System Management Mode (SMM). An SMI Acknowledge transaction is issued, and the processor begins program execution from the SMM handler. | | | | | If SMI# is asserted during the de-assertion of RESET# the processor will tristate its outputs. | | | STPCLK# | Input | STPCLK# (Stop Clock), when asserted, causes the processor to enter a low power Stop-Grant state. The processor issues a Stop-Grant Acknowledge transaction, and stops providing internal clock signals to all processor core units except the FSB and APIC units. The processor continues to snoop bus transactions and service interrupts while in Stop-Grant state. When STPCLK# is de-asserted, the processor restarts its internal clock to all units and resumes execution. The assertion of STPCLK# has no effect on the bus clock; STPCLK# is an asynchronous input. | | | тск | Input | TCK (Test Clock) provides the clock input for the processor Test Bus (also known as the Test Access Port). | | | TDI | Input | TDI (Test Data In) transfers serial test data into the processor. TDI provides the serial input needed for JTAG specification support. | | | TDO | Output | TDO (Test Data Out) transfers serial test data out of the processor. TDO provides the serial output needed for JTAG specification support. | | | TESTHI[13:0] | Input | TESTHI[13:0] must be connected to a V <sub>TT</sub> power source through a resistor for proper processor operation. See Section 2.5 for more details. | | | THERMDA | Other | Thermal Diode Anode. See Section 5.2.7. | | | THERMDC | Other | Thermal Diode Cathode. See Section 5.2.7. | | Table 4-3. Signal Description (Sheet 8 of 9) | Name | Туре | Description | | | |-------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | THERMTRIP# | Output | In the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached a temperature approximately 20 °C above the maximum $T_C$ . Assertion of THERMTRIP# (Thermal Trip) indicates the processor junction temperature has reached a level beyond which permanent silicon damage may occur. Upon assertion of THERMTRIP#, the processor will shut off its internal clocks (thus halting program execution) in an attempt to reduce the processor junction temperature. To protect the processor, its core voltage ( $V_{CC}$ ) must be removed following the assertion of THERMTRIP#. Driving of the THERMTRIP# signal is enabled within 10 $\mu$ s of the assertion of PWRGOOD and is disabled on de-assertion of PWRGOOD. Once activated, THERMTRIP# remains latched until PWRGOOD is de-asserted While the de-assertion of the PWRGOOD signal will de-assert THERMTRIP#, if the processor's junction temperature remains at or above the trip level, THERMTRIP# will again be asserted within 10 $\mu$ s of the assertion of PWRGOOD. | | | | TMS | Input | TMS (Test Mode Select) is a JTAG specification support signal used by debug tools. | | | | TRDY# | Input | TRDY# (Target Ready) is asserted by the target to indicate that it is ready to receive a write or implicit writeback data transfer. TRDY# must connect the appropriate pins/lands of all FSB agents. | | | | TRST# | Input | TRST# (Test Reset) resets the Test Access Port (TAP) logic. TRST# must be driven low during power on Reset. | | | | VCC | Input | VCC are the power pins for the processor. The voltage supplied to these pins is determined by the VID[5:0] pins. | | | | VCCA | Input | VCCA provides isolated power for the internal processor core PLLs. | | | | VCCIOPLL | Input | VCCIOPLL provides isolated power for internal processor FSB PLLs. Follow the guidelines for VCCA. | | | | VCC_SENSE | Output | VCC_SENSE is an isolated low impedance connection to processor core power ( $V_{CC}$ ). It can be used to sense or measure voltage near the silicon with little noise. | | | | VCC_MB_REGULATION | Output | This land is provided as a voltage regulator feedback sense point for V <sub>CC</sub> . It is connected internally in the processor package to the sense point land U27 as described in the <i>Voltage Regulator-Down (VRD) 10.1 Design Guide for Desktop Socket 775</i> . | | | | VID[7:0] | Output | VID[7:6] (Voltage ID) are not used by the Celeron D processor in the 775-Land package. These signals are included here for future processor compatibility. VID[5:0] (Voltage ID) signals are used to support automatic selection of power supply voltages (V <sub>CC</sub> ). These are open drain signals that are driven by the Celeron D processor in the 775-land package and must be pulled up on the motherboard. Refer to the <i>Voltage Regulator-Down (VRD) 10.1 Design Guide for Desktop Socket 775</i> for more information. The voltage supply for these signals must be valid before the VR can supply V <sub>CC</sub> to the processor. Conversely, the VR output must be disabled until the voltage supply for the VID signals becomes valid. The VID signals are needed to support the processor voltage specification variations. See Table 2-2 for definitions of these signals. The VR must supply the voltage that is requested by the signals, or disable itself. | | | | VID_SELECT | Output | VID_SELECT is used to select the VID table that is to be used by the voltage regulator. VID_SELECT VR Table Used L VRD10.1 H VRD11 | | | Table 4-3. Signal Description (Sheet 9 of 9) | Name | Туре | | Description | | |----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--| | VSS | Input | VSS are the ground pins for the processor and should be connected to the system ground plane. | | | | VSSA | Input | VSSA is the isolated g | round for internal PLLs. | | | VSS_SENSE | Output | VSS_SENSE is an isolated low impedance connection to processor core $V_{SS}$ . It can be used to sense or measure ground near the silicon with little noise. | | | | VSS_MB_REGULATION | Output | This land is provided as a voltage regulator feedback sense point for V <sub>SS</sub> . It is connected internally in the processor package to the sense point land V27 as described in the <i>Voltage Regulator-Down (VRD) 10.1 Design Guide for Desktop Socket 775</i> . | | | | VTT | | FSB termination voltage | ge. | | | VTT_OUT_LEFT VTT_OUT_RIGHT | Output | The VTT_OUT_LEFT and VTT_OUT_RIGHT signals are included to provide a local V <sub>TT</sub> for some signals that require termination to V <sub>TT</sub> on the motherboard. For future processor compatibility some signals are required to be pulled up to VTT_OUT_LEFT or VTT_OUT_RIGHT. Refer to the following table for the signals that should be pulled up to VTT_OUT_LEFT and VTT_OUT_RIGHT. Pull Up Signal Signals to be Pulled Up VTT_OUT_RIGHT VTT_OUT_RIGHT VTT_PWRGOOD, VID[5:0], GTLREF, TMS, TDI, TDO, BPM[5:0], other VRD components RESET#, BRO#, PWRGOOD, TESTHI1, VTT_OUT_LEFT TESTHI8, TESTHI9, TESTHI10, TESTHI11, | | | | VTT_SEL | Output | The VTT_SEL signal is used to select the correct V <sub>TT</sub> voltage level for the processor. | | | | VTTPWRGD | Input | The processor requires this input to determine that the $V_{TT}$ voltages are stable and within specification. | | | # 5 Thermal Specifications and Design Considerations ## 5.1 Processor Thermal Specifications The Celeron D processor in the 775-land package requires a thermal solution to maintain temperatures within operating limits as set forth in Section 5.1.1. Any attempt to operate the processor outside these operating limits may result in permanent damage to the processor and potentially other components within the system. As processor technology changes, thermal management becomes increasingly crucial when building computer systems. Maintaining the proper thermal environment is key to reliable, long-term system operation. A complete thermal solution includes both component and system level thermal management features. Component level thermal solutions can include active or passive heatsinks attached to the processor Integrated Heat Spreader (IHS). Typical system level thermal solutions may consist of system fans combined with ducting and venting. For more information on designing a component level thermal solution, refer to the *Intel*<sup>®</sup> *Pentium*<sup>®</sup> 4 *Processor on 90 nm Process in the 775-Land LGA Package Thermal Design Guide*. *Note:* The boxed processor will ship with a component thermal solution. Refer to Chapter 7 for details on the boxed processor. ## 5.1.1 Thermal Specifications To allow for the optimal operation and long-term reliability of Intel processor-based systems, the system/processor thermal solution should be designed such that the processor remains within the minimum and maximum case temperature ( $T_C$ ) specifications when operating at or below the Thermal Design Power (TDP) value listed per frequency in Table 5-1. Thermal solutions not designed to provide this level of thermal capability may affect the long-term reliability of the processor and system. For more details on thermal solution design, refer to the appropriate processor thermal design guidelines. The Celeron D processor in the 775-land package introduces a new methodology for managing processor temperatures that is intended to support acoustic noise reduction through fan speed control. Selection of the appropriate fan speed will be based on the temperature reported by the processor's Thermal Diode. If the diode temperature is greater than or equal to $T_{CONTROL}$ then the processor case temperature must remain at or below the temperature as specified by the thermal profile. If the diode temperature is less than $T_{CONTROL}$ , then the case temperature is permitted to exceed the thermal profile; however, the diode temperature must remain at or below $T_{CONTROL}$ . Systems that implement fan speed control must be designed to take these conditions into account. Systems that do not alter the fan speed only need to guarantee the case temperature meets the thermal profile specifications. To determine a processor's case temperature specification based on the thermal profile, it is necessary to accurately measure processor power dissipation. Intel has developed a methodology for accurate power measurement that correlates to Intel test temperature and voltage conditions. ### Thermal Specifications and Design Considerations Refer to the Intel<sup>®</sup> Pentium<sup>®</sup> 4 Processor on 90 nm Process in the 775-Land LGA Package Thermal Design Guide and the *Processor Power Characterization Methodology* for the details of this methodology. The case temperature is defined at the geometric top center of the processor IHS. Analysis indicates that real applications are unlikely to cause the processor to consume maximum power dissipation for sustained periods of time. Intel recommends that complete thermal solution designs target the Thermal Design Power (TDP) indicated in Table 5-1 instead of the maximum processor power consumption. The Thermal Monitor feature is intended to help protect the processor in the unlikely event that an application exceeds the TDP recommendation for a sustained period of time. For more details on the usage of this feature, refer to Section 5.2. To ensure maximum flexibility for future requirements, systems should be designed to the Platform Compatibility Guide '04 A guidelines, even if a processor with a lower thermal dissipation is currently planned. In all cases, the Thermal Monitor feature must be enabled for the processor to remain within specification. **Table 5-1. Processor Thermal Specifications** | Processor<br>Number | Processor Core<br>Frequency (GHz) | Thermal Design<br>Power (W) | Minimum T <sub>C</sub> (°C) | Maximum T <sub>C</sub> (°C) | Notes | |---------------------|-----------------------------------|-----------------------------|-----------------------------|---------------------------------|-------| | 325J/326 | 2.53 | 84 | 5 | See Table 5-2 and<br>Figure 5-1 | 1, 2 | | 330J/331 | 2.66 | 84 | 5 | See Table 5-2 and<br>Figure 5-1 | 1, 2 | | 335J/336 | 2.80 | 84 | 5 | See Table 5-2 and<br>Figure 5-1 | 1, 2 | | 340J/341 | 2.93 | 84 | 5 | See Table 5-2 and<br>Figure 5-1 | 1, 2 | | 345J/346 | 3.06 | 84 | 5 | See Table 5-2 and<br>Figure 5-1 | 1, 2 | | 351 | 3.20 | 84 | 5 | See Table 5-2 and<br>Figure 5-1 | 1, 2 | #### NOTES: Thermal Design Power (TDP) should be used for processor thermal solution design targets. The TDP is not the maximum power that the processor can dissipate. This table shows the maximum TDP for a given frequency range. Individual processors may have a lower TDP. Therefore, the maximum T<sub>C</sub> will vary depending on the TDP of the individual processor. Refer to thermal profile figure and associated table for the allowed combinations of power and T<sub>C</sub>. **Table 5-2. Thermal Profile for Processors** | Power (W) | Maximum T <sub>C</sub> (°C) | |-----------|-----------------------------| | 0 | 44.2 | | 2 | 44.8 | | 4 | 45.3 | | 6 | 45.9 | | 8 | 46.4 | | 10 | 47.0 | | 12 | 47.6 | | 14 | 48.1 | | 16 | 48.7 | | 18 | 49.2 | | 20 | 49.8 | | 22 | 50.4 | | 24 | 50.9 | | 26 | 51.5 | | 28 | 52.0 | | Power (W) | Maximum T <sub>C</sub> (°C) | | | | | |-----------|-----------------------------|--|--|--|--| | 30 | 52.6 | | | | | | 32 | 53.2 | | | | | | 34 | 53.7 | | | | | | 36 | 54.3 | | | | | | 38 | 54.8 | | | | | | 40 | 55.4 | | | | | | 42 | 56.0 | | | | | | 44 | 56.5 | | | | | | 46 | 57.1 | | | | | | 48 | 57.6 | | | | | | 50 | 58.2 | | | | | | 52 | 58.8 | | | | | | 54 | 59.3 | | | | | | 56 | 59.9 | | | | | | 58 | 60.4 | | | | | | Power (W) | Maximum T <sub>C</sub> (°C) | |-----------|-----------------------------| | 60 | 61.0 | | 62 | 61.6 | | 64 | 62.1 | | 66 | 62.7 | | 68 | 63.2 | | 70 | 63.8 | | 72 | 64.4 | | 74 | 64.9 | | 76 | 65.5 | | 78 | 66.0 | | 80 | 66.6 | | 82 | 67.2 | | 84 | 67.7 | Figure 5-1. Thermal Profile for Platform Compatibility Guide '04 A Processors # **5.1.2 Thermal Metrology** The maximum and minimum case temperatures ( $T_C$ ) are specified in Table 5-1. These temperature specifications are meant to help ensure proper operation of the processor. Figure 5-2 illustrates where Intel recommends $T_C$ thermal measurements should be made. For detailed guidelines on temperature measurement methodology, refer to the $Intel^{\circledR}$ Pentium $^{\circledR}$ 4 Processor on 90 nm Process in the 775-Land LGA Package Thermal Design Guide. Measure from edge of top surface of processor IHS 14.35 mm Measure T<sub>C</sub> at this point (geometric center of the top surface of the IHS) 37.5 mm x 37.5 mm Substrate Figure 5-2. Case Temperature (T<sub>C</sub>) Measurement Location ## 5.2 Processor Thermal Features ### **5.2.1** Thermal Monitor The Thermal Monitor feature helps control the processor temperature by activating the TCC when the processor silicon reaches its maximum operating temperature. The TCC reduces processor power consumption as needed by modulating (starting and stopping) the internal processor core clocks. **The Thermal Monitor feature must be enabled for the processor to be operating within specifications.** The temperature at which Thermal Monitor activates the thermal control circuit is not user configurable and is not software visible. Bus traffic is snooped in the normal manner, and interrupt requests are latched (and serviced during the time that the clocks are on) while the TCC is active. When the Thermal Monitor feature is enabled, and a high temperature situation exists (i.e., TCC is active), the clocks will be modulated by alternately turning the clocks off and on at a duty cycle specific to the processor (typically 30–50%). Clocks often will not be off for more than 3.0 µs when the TCC is active. Cycle times are processor speed dependent and will decrease as processor core frequencies increase. A small amount of hysteresis has been included to prevent rapid active/inactive transitions of the TCC when the processor temperature is near its maximum operating temperature. Once the temperature has dropped below the maximum operating temperature, and the hysteresis timer has expired, the TCC goes inactive and clock modulation ceases. With a properly designed and characterized thermal solution, it is anticipated that the TCC would only be activated for very short periods of time when running the most power intensive applications. The processor performance impact due to these brief periods of TCC activation is ### Thermal Specifications and Design Considerations expected to be so minor that it would be immeasurable. An under-designed thermal solution that is not able to prevent excessive activation of the TCC in the anticipated ambient environment may cause a noticeable performance loss, and in some cases may result in a T<sub>C</sub> that exceeds the specified maximum temperature and may affect the long-term reliability of the processor. In addition, a thermal solution that is significantly under-designed may not be capable of cooling the processor even when the TCC is active continuously. Refer to the Intel® Pentium® 4 Processor on 90 nm Process in the 775-Land LGA Package Thermal Design Guide for information on designing a thermal solution. The duty cycle for the TCC, when activated by the Thermal Monitor, is factory configured and cannot be modified. The Thermal Monitor does not require any additional hardware, software drivers, or interrupt handling routines. ### 5.2.2 Thermal Monitor 2 The Celeron D processor in the 775-land package also supports a power management capability known as Thermal Monitor 2. This mechanism provides an efficient mechanism for limiting the processor temperature by reducing power consumption within the processor. When Thermal Monitor 2 is enabled, and a high temperature situation is detected, the enhanced Thermal Control Circuit (TCC) will be activated. This enhanced TCC causes the processor to adjust its operating frequency (bus multiplier) and input voltage (VID). This combination of reduced frequency and VID results in a decrease in processor power consumption. A processor enabled for Thermal Monitor 2 includes two operating points, each consisting of a specific operating frequency and voltage. The first point represents the normal operating conditions for the processor. The second point consists of both a lower operating frequency and voltage. When the enhanced TCC is activated, the processor automatically transitions to the new frequency. This transition occurs very rapidly (on the order of $5~\mu s$ ). During the frequency transition, the processor is unable to service any bus requests, and consequently, all bus traffic is blocked. Edge-triggered interrupts will be latched and kept pending until the processor resumes operation at the new frequency. Once the new operating frequency is engaged, the processor will transition to the new core operating voltage by issuing a new VID code to the voltage regulator. The voltage regulator must support VID transitions to support Thermal Monitor 2. During the voltage change, it will be necessary to transition through multiple VID codes to reach the target operating voltage. Each step will be one VID table entry (i.e., 12.5 mV steps). The processor continues to execute instructions during the voltage transition. Operation at this lower voltage reduces both the dynamic and leakage power consumption of the processor, providing a reduction in power consumption at a minimum performance impact. Once the processor has sufficiently cooled and a minimum activation time has expired, the operating frequency and voltage transition back to the normal system operating point. Transition of the VID code will occur first, to insure proper operation once the processor reaches its normal operating frequency. Refer to Figure 5-3 for an illustration of this ordering. Figure 5-3. Thermal Monitor 2 Frequency and Voltage Ordering The PROCHOT# signal is asserted when a high temperature situation is detected, regardless of whether or not Thermal Monitor or Thermal Monitor 2 is enabled. It should be noted that the Thermal Monitor 2 TCC can not be activated via the on demand mode. The Thermal Monitor TCC, however, can be activated through the use of the on-demand mode. ### 5.2.3 On-Demand Mode The Celeron D processor in the 775-land package provides an auxiliary mechanism that allows system software to force the processor to reduce its power consumption. This mechanism is referred to as "On-Demand" mode and is distinct from the Thermal Monitor feature. On-Demand mode is intended as a means to reduce system level power consumption. Systems using the Celeron D processor in the 775-land package must not rely on software usage of this mechanism to limit the processor temperature. If bit 4 of the ACPI P\_CNT Control Register (located in the processor IA32\_THERM\_CONTROL MSR) is written to a '1', the processor will immediately reduce its power consumption via modulation (starting and stopping) of the internal core clock, independent of the processor temperature. When using On-Demand mode, the duty cycle of the clock modulation is programmable via bits 3:1 of the same ACPI P\_CNT Control Register. In On-Demand mode, the duty cycle can be programmed from 12.5% on/ 87.5% off, to 87.5% on/12.5% off in 12.5% increments. On-Demand mode may be used in conjunction with the Thermal Monitor. If the system tries to enable On-Demand mode at the same time the TCC is engaged, the factory configured duty cycle of the TCC will override the duty cycle selected by the On-Demand mode. ## 5.2.4 PROCHOT# Signal An external signal, PROCHOT# (processor hot), is asserted when the processor die temperature has reached its maximum operating temperature. If the Thermal Monitor is enabled (note that the Thermal Monitor must be enabled for the processor to be operating within specification), the TCC will be active when PROCHOT# is asserted. The processor can be configured to generate an interrupt upon the assertion or de-assertion of PROCHOT#. Refer to the *Intel Architecture Software Developer's Manuals* for specific register and programming details. The Celeron D processor in the 775-land package implements a bi-directional PROCHOT# capability to allow system designs to protect various components from over-temperature situations. The PROCHOT# signal is bi-directional in that it can either signal when the processor has reached its maximum operating temperature or be driven from an external source to activate the TCC. The ability to activate the TCC via PROCHOT# can provide a means for thermal protection of system components. One application is the thermal protection of voltage regulators (VR). System designers can create a circuit to monitor the VR temperature and activate the TCC when the temperature limit of the VR is reached. By asserting PROCHOT# (pulled-low) and activating the TCC, the VR can cool down as a result of reduced processor power consumption. Bi-directional PROCHOT# can allow VR thermal designs to target maximum sustained current instead of maximum current. Systems should still provide proper cooling for the VR, and rely on bi-directional PROCHOT# only as a backup in case of system cooling failure. The system thermal design should allow the power delivery circuitry to operate within its temperature specification even while the processor is operating at its Thermal Design Power. With a properly designed and characterized thermal solution, it is anticipated that bi-directional PROCHOT# would only be asserted for very short periods of time when running the most power intensive applications. An under-designed thermal solution that is not able to prevent excessive assertion of PROCHOT# in the anticipated ambient environment may cause a noticeable performance loss. Refer to the *Voltage Regulator-Down (VRD) 10.1 Design Guide for Desktop Socket 775* for details on implementing the bi-directional PROCHOT# feature. # 5.2.5 THERMTRIP# Signal Regardless of whether or not the Thermal Monitor feature is enabled, in the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached an elevated temperature (refer to the THERMTRIP# definition in Table 4-3). At this point, the FSB signal THERMTRIP# will go active and stay active as described in Table 4-3. THERMTRIP# activation is independent of processor activity and does not generate any bus cycles. # 5.2.6 T<sub>CONTROL</sub> and Fan Speed Reduction $T_{CONTROL}$ is a temperature specification based on a temperature reading from the thermal diode. The value for $T_{CONTROL}$ will be calibrated in manufacturing and configured for each processor. When $T_{DIODE}$ is above $T_{CONTROL}$ , then $T_{C}$ must be at or below $T_{C-MAX}$ as defined by the thermal profile in Table 5-2 and Figure 5-1. Otherwise, the processor temperature can be maintained at $T_{CONTROL}$ (or lower) as measured by the thermal diode. The purpose of this feature is to support acoustic optimization through fan speed control. Contact your Intel representative for further details and documentation. ### 5.2.7 Thermal Diode The processor incorporates an on-die thermal diode. A thermal sensor located on the system board may monitor the die temperature of the processor for thermal management/long term die temperature change purposes. Table 5-3 and Table 5-4 provide the diode parameter and interface specifications. This thermal diode is separate from the Thermal Monitor's thermal sensor and cannot be used to predict the behavior of the Thermal Monitor. #### **Table 5-3. Thermal Diode Parameters** | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |-----------------|-----------------------|--------|-------|-------|------|------------| | I <sub>FW</sub> | Forward Bias Current | 11 | _ | 187 | μΑ | 1 | | n | Diode Ideality Factor | 1.0083 | 1.011 | 1.023 | _ | 2, 3, 4, 5 | | R <sub>T</sub> | Series Resistance | 3.242 | 3.33 | 3.594 | Ω | 2, 3, 6 | #### NOTES: - 1. Intel does not support or recommend operation of the thermal diode under reverse bias. - 2. Characterized at 75 °C. - Not 100% tested. Specified by design characterization. - 4. The ideality factor, n, represents the deviation from ideal diode behavior as exemplified by the diode equation: $I_{FW} = I_S * (e^{qV}D^{/nkT} 1)$ - where $I_S$ = saturation current, q = electronic charge, $V_D$ = voltage across the diode, k = Boltzmann Constant, and T = absolute temperature (Kelvin). - 5. Devices found to have an ideality factor in the range of +3 n to +5 n will create a temperature error approximately 2° C higher than the actual temperature. To minimize any potential acoustic impact of this temperature error, T<sub>CONTROL</sub> will be increased by 2° C on these parts. Processors with an ideality between ±3 n will not be affected. - 6. The series resistance, R<sub>T</sub>, is provided to allow for a more accurate measurement of the diode temperature. R<sub>T</sub>, as defined, includes the lands of the processor but does not include any socket resistance or board trace resistance between the socket and the external remote diode thermal sensor. R<sub>T</sub> can be used by remote diode thermal sensors with automatic series resistance cancellation to calibrate out this error term. Another application is that a temperature offset can be manually calculated and programmed into an offset register in the remote diode thermal sensors as exemplified by the equation: Terror = [R<sub>T</sub> \* (N-1) \* I<sub>FWmin</sub>] / [nk/q \* In N] where $T_{error}$ = sensor temperature error, N = sensor current ratio, k = Boltzmann Constant, q = electronic charge. #### **Table 5-4. Thermal Diode Interface** | Signal Name | Land Number | Signal Description | |-------------|-------------|--------------------| | THERMDA | AL1 | diode anode | | THERMDC | AK1 | diode cathode | # 6 Features This chapter contains power-on configuration options and clock control/low power state descriptions. # 6.1 Power-On Configuration Options Several configuration options can be configured by hardware. The Celeron D processor in the 775-land package samples the hardware configuration at reset, on the active-to-inactive transition of RESET#. For specifications on these options, refer to Table 6-1. The sampled information configures the processor for subsequent operation. These configuration options cannot be changed except by another reset. All resets reconfigure the processor; for reset purposes, the processor does not distinguish between a "warm" reset and a "power-on" reset. **Table 6-1. Power-On Configuration Option Signals** | Configuration Option | Signal <sup>1, 2</sup> | |------------------------------------------------|-----------------------------------------------| | Output tristate | SMI# | | Execute BIST | INIT# | | In Order Queue pipelining (set IOQ depth to 1) | A7# | | Disable MCERR# observation | A9# | | Disable BINIT# observation | A10# | | APIC Cluster ID (0-3) | A[12:11]# | | Disable bus parking | A15# | | Symmetric agent arbitration ID | BR0# | | RESERVED | A[6:3]#, A8#, A[14:13]#, A[16:30]#, A[32:35]# | ### NOTES: # 6.2 Clock Control and Low Power States The processor allows the use of AutoHALT and Stop-Grant to reduce power consumption by stopping the clock to internal sections of the processor, depending on each particular state. See Figure 6-1 for a visual representation of the processor low power states. <sup>1.</sup> Asserting this signal during RESET# will select the corresponding option. <sup>2.</sup> Address signals not identified in this table as configuration options should not be asserted during RESET#. Figure 6-1. Processor Low Power State Machine ### 6.2.1 Normal State This is the normal operating state for the processor. ### 6.2.2 HALT Powerdown State HALT is a low power state entered when all the logical processors have executed the HALT or MWAIT instructions. When one of the logical processors executes the HALT instruction, that logical processor is halted; however, the other processor continues normal operation. The processor will transition to the Normal state upon the occurrence of SMI#, BINIT#, INIT#, or LINT[1:0] (NMI, INTR). RESET# will cause the processor to immediately initialize itself. The return from a System Management Interrupt (SMI) handler can be to either Normal Mode or the HALT Power Down state. See the *Intel Architecture Software Developer's Manual, Volume III: System Programmer's Guide* for more information. The system can generate a STPCLK# while the processor is in the HALT Power Down state. When the system de-asserts the STPCLK# interrupt, the processor will return execution to the HALT state. While in HALT Power Down state, the processor will process bus snoops. ## 6.2.3 Stop-Grant States When the STPCLK# signal is asserted, the Stop-Grant state of the processor is entered 20 bus clocks after the response phase of the processor-issued Stop Grant Acknowledge special bus cycle. Since the GTL+ signals receive power from the FSB, these signals should not be driven (allowing the level to return to $V_{TT}$ ) for minimum power drawn by the termination resistors in this state. In addition, all other input signals on the FSB should be driven to the inactive state. BINIT# will not be serviced while the processor is in Stop-Grant state. The event will be latched and can be serviced by software upon exit from the Stop Grant state. RESET# will cause the processor to immediately initialize itself, but the processor will stay in Stop-Grant state. A transition back to the Normal state will occur with the de-assertion of the STPCLK# signal. A transition to the HALT/Grant Snoop state will occur when the processor detects a snoop on the FSB (see Section 6.2.4). While in the Stop-Grant state, SMI#, INIT#, BINIT# and LINT[1:0] will be latched by the processor, and only serviced when the processor returns to the Normal state. Only one occurrence of each event will be recognized upon return to the Normal state. While in Stop-Grant state, the processor will process a FSB snoop. ## 6.2.4 HALT Snoop State, Grant Snoop State The processor will respond to snoop transactions on the FSB while in Stop-Grant state or in HALT Power Down state. During a snoop transaction, the processor enters the HALT:Grant Snoop state. The processor will stay in this state until the snoop on the FSB has been serviced (whether by the processor or another agent on the FSB). After the snoop is serviced, the processor will return to the Stop-Grant state or HALT Power Down state, as appropriate. § ### Features # 7 Boxed Processor Specifications The Celeron D processor in the 775-land package will also be offered as an boxed Intel processor. Boxed Intel processors are intended for system integrators who build systems from baseboards and standard components. The boxed Celeron D processor in the 775-land package will be supplied with a cooling solution. This chapter documents baseboard and system requirements for the cooling solution that will be supplied with the boxed Celeron D processor in the 775-land package. This chapter is particularly important for OEMs that manufacture baseboards for system integrators. Figure 7-1 shows a mechanical representation of a boxed Celeron D processor in the 775-land package. **Note:** Unless otherwise noted, all figures in this chapter are dimensioned in millimeters and inches [in brackets]. Note: Drawings in this section reflect only the specifications on the boxed Intel processor product. These dimensions should not be used as a generic keep-out zone for all cooling solutions. It is the system designer's responsibility to consider their proprietary cooling solution when designing to the required keep-out zone on their system platforms and chassis. Refer to the Intel<sup>®</sup> Pentium 4 Processor on 90 nm Process in the 775-Land LGA Package Thermal Design Guide for further guidance. Figure 7-1. Mechanical Representation of the Boxed Processor NOTE: The airflow of the fan heatsink is into the center and out of the sides of the fan heatsink. # 7.1 Mechanical Specifications ## 7.1.1 Boxed Processor Cooling Solution Dimensions This section documents the mechanical specifications of the boxed Celeron D processor in the 775- land package fan heatsink. The boxed processor will be shipped with an unattached fan heatsink. Figure 7-1 shows a mechanical representation of the boxed Pentium 4 processor in the 775-land package. Clearance is required around the fan heatsink to ensure unimpeded airflow for proper cooling. The physical space requirements and dimensions for the boxed processor with assembled fan heatsink are shown in Figure 7-2 (Side View), and Figure 7-3 (Top View). The airspace requirements for the boxed processor fan heatsink must also be incorporated into new baseboard and system designs. Airspace requirements are shown in Figure 7-7 and Figure 7-8. Note that some figures have centerlines shown (marked with alphabetic designations) to clarify relative dimensioning. Figure 7-2. Space Requirements for the Boxed Processor (Side View) Figure 7-3. Space Requirements for the Boxed Processor (Top View) ### NOTES: 1. Diagram does not show the attached hardware for the clip design and is provided only as a mechanical representation. Figure 7-4. Space Requirements for the Boxed Processor (Overall View) ## 7.1.2 Boxed Processor Fan Heatsink Weight The boxed processor fan heatsink will not weigh more than 450 grams. Refer to Chapter 5 and the Intel® Pentium® 4 Processor on 90 nm Process in the 775-Land LGA Package Thermal Design Guide for details on the processor weight and heatsink requirements. # 7.1.3 Boxed Processor Retention Mechanism and Heatsink Attach Clip Assembly The boxed processor thermal solution requires a heatsink attach clip assembly to secure the processor and fan heatsink in the baseboard socket. The boxed processor will ship with the heatsink attach clip assembly. # 7.2 Electrical Requirements ## 7.2.1 Fan Heatsink Power Supply The boxed processor's fan heatsink requires a +12 V power supply. A fan power cable will be shipped with the boxed processor to draw power from a power header on the baseboard. The power cable connector and pinout are shown in Figure 7-5. Baseboards must provide a matched power header to support the boxed processor. Table 7-1 contains specifications for the input and output signals at the fan heatsink connector. The fan heatsink outputs a SENSE signal that is an open-collector output that pulses at a rate of 2 pulses per fan revolution. A baseboard pull-up resistor provides $V_{OH}$ to match the system board-mounted fan speed monitor requirements, if applicable. Use of the SENSE signal is optional. If the SENSE signal is not used, pin 3 of the connector should be tied to GND. The fan heatsink receives a PWM signal from the motherboard from the 4<sup>th</sup> pin of the connector labeled as CONTROL. **Note:** The boxed processor's fan heatsink requires a constant +12 V supplied to pin 2 and does not support variable voltage control or 3-pin PWM control. The power header on the baseboard must be positioned to allow the fan heatsink power cable to reach it. The power header identification and location should be documented in the platform user's manual, or on the system board itself. Figure 7-6 shows the location of the fan power connector relative to the processor socket. The baseboard power header should be positioned within 4.33 inches from the center of the processor socket. Figure 7-5. Boxed Processor Fan Heatsink Power Cable Connector Description **Table 7-1. Fan Heatsink Power and Signal Specifications** | Description | Min | Тур | Max | Unit | Notes | |------------------------------------------------------------------------------------------------|------|---------------|-------------------|---------------------------|-------| | +12V: 12 volt fan power supply | 10.2 | 12 | 13.8 | V | | | IC: Peak Fan current draw Fan start-up current draw Fan start-up current draw maximum duration | _ | _<br>1.1<br>_ | 1.5<br>2.2<br>1.0 | A<br>A<br>Second | | | SENSE: SENSE frequency | _ | 2 | _ | pulses per fan revolution | 1 | | CONTROL | 2100 | 2500 | 2800 | Hz | 2,3 | ### NOTES: - Baseboard should pull this pin up to 5 V with a resistor. - Open Drain Type, Pulse Width Modulated. Fan will have a pull-up resistor to 4.75 V (maximum 5.25 V). Figure 7-6. Baseboard Power Header Placement Relative to Processor Socket # 7.3 Thermal Specifications This section describes the cooling requirements of the fan heatsink solution used by the boxed processor. # 7.3.1 Boxed Processor Cooling Requirements The boxed processor may be directly cooled with a fan heatsink. However, meeting the processor's temperature specification is also a function of the thermal design of the entire system, and ultimately the responsibility of the system integrator. For the processor temperature specification, refer to Chapter 5. The boxed processor fan heatsink is able to keep the processor temperature within the specifications listed in Table 5-1 for chassis that provide good thermal management. For the boxed processor fan heatsink to operate properly, it is critical that the airflow provided to the fan heatsink is unimpeded. Airflow of the fan heatsink is into the center and out of the sides of the fan heatsink. Airspace is required around the fan to ensure that the airflow through the fan heatsink is not blocked. Blocking the airflow to the fan heatsink reduces the cooling efficiency and decreases fan life. Figure 7-7 and Figure 7-8 illustrate an acceptable airspace clearance for the fan heatsink. The air temperature entering the fan should be kept below 38 °C. Again, meeting the processor's temperature specification is the responsibility of the system integrator. Figure 7-7. Boxed Processor Fan Heatsink Airspace Keep-out Requirements (Top View) Figure 7-8. Boxed Processor Fan Heatsink Airspace Keep-out Requirements (Side View) # 7.3.2 Variable Speed Fan If the boxed processor fan heatsink 4-pin connector is connected to a 3-pin motherboard header, it will operate as follows: The boxed processor fan will operate at different speeds over a short range of internal chassis temperatures. This allows the processor fan to operate at a lower speed and noise level, while internal chassis temperatures are low. If internal chassis temperature increases beyond a lower set point, the fan speed will rise linearly with the internal temperature until the higher set point is reached. At that point, the fan speed is at its maximum. As fan speed increases, so does fan noise levels. Systems should be designed to provide adequate air around the boxed processor fan heatsink that remains cooler than the lower set point. These set points, represented in Figure 7-9 and Table 7-2, can vary by a few degrees from fan heatsink to fan heatsink. The internal chassis temperature should be kept below 38 °C. Meeting the processor's temperature specification (see Chapter 5) is the responsibility of the system integrator. **Note:** The motherboard must supply a constant +12 V to the processor's power header to ensure proper operation of the variable speed fan for the boxed processor (refer to Table 7-1) for the specific requirements. Figure 7-9. Boxed Processor Fan Heatsink Set Points Table 7-2. Boxed Processor Fan Heatsink Set Points | Boxed Processor<br>Fan Heatsink Set<br>Point (°C) | Boxed Processor Fan Speed | Notes | |---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | X ≤ 30 | When the internal chassis temperature is below or equal to this set point, the fan operates at its lowest speed. Recommended maximum internal chassis temperature for nominal operating environment. | 1 | | Y = 34 | When the internal chassis temperature is at this point, the fan operates between its lowest and highest speeds. Recommended maximum internal chassis temperature for worst-case operating environment. | | | Z ≥ 38 | When the internal chassis temperature is above or equal to this set point, the fan operates at its highest speed. | 1 | #### NOTES: If the boxed processor fan heatsink 4-pin connector is connected to a 4-pin motherboard header and the motherboard is designed with a fan speed controller with PWM output (see CONTROL in Table 7-1) and remote thermal diode measurement capability, the boxed processor will operate as follows: As processor power has increased the required thermal solutions have generated increasingly more noise. Intel has added an option to the boxed processor that allows system integrators to have a quieter system in the most common usage. The $4^{th}$ wire PWM solution provides better control over chassis acoustics. This is achieved by more accurate measurement of processor die temperature through the processor's temperature diode ( $T_{DIODE}$ ). Fan RPM is modulated through the use of an ASIC located on the motherboard that sends out a PWM control signal to the $4^{th}$ pin of the connector labeled as CONTROL. The fan speed is based on actual processor temperature instead of internal ambient chassis temperatures. If the new 4-pin active fan heat sink solution is connected to an older 3-pin baseboard, processor fan header, it will default back to a thermistor controlled mode, allowing compatibility with existing 3-pin baseboard designs. Under thermistor controlled mode, the fan RPM is automatically varied based on the inlet temperature measured by a thermistor located at the fan inlet. Note: For more details on specific motherboard requirements for 4-wire based fan speed control, see the Intel® Pentium® 4 Processor on 90 nm Process in the 775-Land LGA Package Thermal Design Guide. § <sup>1.</sup> Set point variance is approximately ±1°C from fan heatsink to fan heatsink. ### **Boxed Processor Specifications** # 8 Debug Tools Specifications Refer to the *ITP700 Debug Port Design Guide* for information regarding debug tools specifications. The *ITP700 Debug Port Design Guide* is located on http://developer.intel.com. # 8.1 Logic Analyzer Interface (LAI) Intel is working with two logic analyzer vendors to provide logic analyzer interfaces (LAIs) for use in debugging Celeron D processor in the 775-land package systems. Tektronix\* and Agilent\* should be contacted to get specific information about their logic analyzer interfaces. The following information is general in nature. Specific information must be obtained from the logic analyzer vendor. Due to the complexity of Celeron D processor in the 775-land package systems, the LAI is critical in providing the ability to probe and capture FSB signals. There are two sets of considerations to keep in mind when designing a Celeron D processor in the 775-land package system that can make use of an LAI: mechanical and electrical. ### 8.1.1 Mechanical Considerations The LAI is installed between the processor socket and the Celeron D processor in the 775-land package. The LAI lands plug into the socket, while the Celeron D processor in the 775-land package lands plug into a socket on the LAI. Cabling that is part of the LAI egresses the system to allow an electrical connection between the Celeron D processor in the 775-land package and a logic analyzer. The maximum volume occupied by the LAI, known as the keep-out volume, as well as the cable egress restrictions, should be obtained from the logic analyzer vendor. System designers must make sure that the keep-out volume remains unobstructed inside the system. Note that it is possible that the keep-out volume reserved for the LAI may differ from the space normally occupied by the Celeron D processor in the 775-land package heatsink. If this is the case, the logic analyzer vendor will provide a cooling solution as part of the LAI. ### 8.1.2 Electrical Considerations The LAI will also affect the electrical performance of the FSB; therefore, it is critical to obtain electrical load models from each of the logic analyzers to be able to run system level simulations to prove that their tool will work in the system. Contact the logic analyzer vendor for electrical specifications and load models for the LAI solution they provide. Ş ## **Debug Tools Specifications**